2014-10-17 17:25:52 +02:00
|
|
|
/************************************************************************************
|
|
|
|
* arch/arm/include/efm32/chip.h
|
|
|
|
*
|
|
|
|
* Copyright (C) 2014 Gregory Nutt. All rights reserved.
|
|
|
|
* Author: Gregory Nutt <gnutt@nuttx.org>
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
*
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in
|
|
|
|
* the documentation and/or other materials provided with the
|
|
|
|
* distribution.
|
|
|
|
* 3. Neither the name NuttX nor the names of its contributors may be
|
|
|
|
* used to endorse or promote products derived from this software
|
|
|
|
* without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
|
|
|
|
* FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
|
|
|
|
* COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
|
|
|
|
* BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
|
|
|
|
* OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
|
|
|
|
* AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
|
|
|
|
* ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
************************************************************************************/
|
|
|
|
|
|
|
|
#ifndef __ARCH_ARM_INCLUDE_EFM32_CHIP_H
|
|
|
|
#define __ARCH_ARM_INCLUDE_EFM32_CHIP_H
|
|
|
|
|
|
|
|
/************************************************************************************
|
|
|
|
* Included Files
|
|
|
|
************************************************************************************/
|
|
|
|
|
|
|
|
#include <nuttx/config.h>
|
|
|
|
|
|
|
|
/************************************************************************************
|
|
|
|
* Pre-processor Definitions
|
|
|
|
************************************************************************************/
|
|
|
|
|
2014-11-03 23:58:22 +01:00
|
|
|
/* EFM32 EnergyMicro ****************************************************************/
|
2014-10-17 17:25:52 +02:00
|
|
|
|
|
|
|
/* Tiny Gecko with 32KiB FLASH and 4KiB RAM in a QFN64 package */
|
|
|
|
|
|
|
|
#if defined(CONFIG_ARCH_CHIP_EFM32TG840F32)
|
|
|
|
|
|
|
|
/* Gecko with 128KiB FLASH and 16KiB SRAM in LQFP100 (EFM32G880F128) or BGA112
|
|
|
|
* (EFM32G890F128) package
|
|
|
|
*/
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_CHIP_EFM32G880F128) || \
|
|
|
|
defined(CONFIG_ARCH_CHIP_EFM32G890F128)
|
|
|
|
|
2014-11-03 23:58:22 +01:00
|
|
|
/* Giant Gecko with 1024KiB FLASH and 128KiB RAM in a QFP64 package
|
|
|
|
* (EFM32GG332F1024) or BGA112 (EFM32GG990F1024) package
|
|
|
|
*/
|
2014-10-17 17:25:52 +02:00
|
|
|
|
2014-11-03 23:58:22 +01:00
|
|
|
#elif defined(CONFIG_ARCH_CHIP_EFM32GG332F1024) || \
|
|
|
|
defined(CONFIG_ARCH_CHIP_EFM32GG990F1024)
|
2014-10-17 17:25:52 +02:00
|
|
|
|
|
|
|
#else
|
|
|
|
# error "Unsupported EFM32 chip"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* NVIC priority levels *************************************************************/
|
|
|
|
|
|
|
|
#define NVIC_SYSH_PRIORITY_MIN 0xe0 /* Bits [7:5] set in minimum priority */
|
|
|
|
#define NVIC_SYSH_PRIORITY_DEFAULT 0x80 /* Midpoint is the default */
|
|
|
|
#define NVIC_SYSH_PRIORITY_MAX 0x00 /* Zero is maximum priority */
|
|
|
|
#define NVIC_SYSH_PRIORITY_STEP 0x20 /* Three bits of interrupt priority used */
|
|
|
|
|
|
|
|
/* If CONFIG_ARMV7M_USEBASEPRI is selected, then interrupts will be disabled
|
|
|
|
* by setting the BASEPRI register to NVIC_SYSH_DISABLE_PRIORITY so that most
|
|
|
|
* interrupts will not have execution priority. SVCall must have execution
|
|
|
|
* priority in all cases.
|
|
|
|
*
|
|
|
|
* In the normal cases, interrupts are not nest-able and all interrupts run
|
|
|
|
* at an execution priority between NVIC_SYSH_PRIORITY_MIN and
|
|
|
|
* NVIC_SYSH_PRIORITY_MAX (with NVIC_SYSH_PRIORITY_MAX reserved for SVCall).
|
|
|
|
*
|
|
|
|
* If, in addition, CONFIG_ARCH_HIPRI_INTERRUPT is defined, then special
|
|
|
|
* high priority interrupts are supported. These are not "nested" in the
|
|
|
|
* normal sense of the word. These high priority interrupts can interrupt
|
|
|
|
* normal processing but execute outside of OS (although they can "get back
|
|
|
|
* into the game" via a PendSV interrupt).
|
|
|
|
*
|
|
|
|
* In the normal course of things, interrupts must occasionally be disabled
|
|
|
|
* using the irqsave() inline function to prevent contention in use of
|
|
|
|
* resources that may be shared between interrupt level and non-interrupt
|
|
|
|
* level logic. Now the question arises, if CONFIG_ARCH_HIPRI_INTERRUPT,
|
|
|
|
* do we disable all interrupts (except SVCall), or do we only disable the
|
|
|
|
* "normal" interrupts. Since the high priority interrupts cannot interact
|
|
|
|
* with the OS, you may want to permit the high priority interrupts even if
|
|
|
|
* interrupts are disabled. The setting CONFIG_ARCH_INT_DISABLEALL can be
|
|
|
|
* used to select either behavior:
|
|
|
|
*
|
|
|
|
* ----------------------------+--------------+----------------------------
|
|
|
|
* CONFIG_ARCH_HIPRI_INTERRUPT | NO | YES
|
|
|
|
* ----------------------------+--------------+--------------+-------------
|
|
|
|
* CONFIG_ARCH_INT_DISABLEALL | N/A | YES | NO
|
|
|
|
* ----------------------------+--------------+--------------+-------------
|
|
|
|
* | | | SVCall
|
|
|
|
* | SVCall | SVCall | HIGH
|
|
|
|
* Disable here and below --------> MAXNORMAL ---> HIGH --------> MAXNORMAL
|
|
|
|
* | | MAXNORMAL |
|
|
|
|
* ----------------------------+--------------+--------------+-------------
|
|
|
|
*/
|
|
|
|
|
|
|
|
#if defined(CONFIG_ARCH_HIPRI_INTERRUPT) && defined(CONFIG_ARCH_INT_DISABLEALL)
|
|
|
|
# define NVIC_SYSH_MAXNORMAL_PRIORITY (NVIC_SYSH_PRIORITY_MAX + 2*NVIC_SYSH_PRIORITY_STEP)
|
|
|
|
# define NVIC_SYSH_HIGH_PRIORITY (NVIC_SYSH_PRIORITY_MAX + NVIC_SYSH_PRIORITY_STEP)
|
|
|
|
# define NVIC_SYSH_DISABLE_PRIORITY NVIC_SYSH_HIGH_PRIORITY
|
|
|
|
# define NVIC_SYSH_SVCALL_PRIORITY NVIC_SYSH_PRIORITY_MAX
|
|
|
|
#else
|
|
|
|
# define NVIC_SYSH_MAXNORMAL_PRIORITY (NVIC_SYSH_PRIORITY_MAX + NVIC_SYSH_PRIORITY_STEP)
|
|
|
|
# define NVIC_SYSH_HIGH_PRIORITY NVIC_SYSH_PRIORITY_MAX
|
|
|
|
# define NVIC_SYSH_DISABLE_PRIORITY NVIC_SYSH_MAXNORMAL_PRIORITY
|
|
|
|
# define NVIC_SYSH_SVCALL_PRIORITY NVIC_SYSH_PRIORITY_MAX
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif /* __ARCH_ARM_INCLUDE_EFM32_CHIP_H */
|