2017-12-07 20:30:02 +01:00
|
|
|
/****************************************************************************
|
|
|
|
* arch/arm/src/lpc54xx/lpc54_start.c
|
|
|
|
*
|
|
|
|
* Copyright (C) 2017 Gregory Nutt. All rights reserved.
|
|
|
|
* Author: Gregory Nutt <gnutt@nuttx.org>
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
*
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in
|
|
|
|
* the documentation and/or other materials provided with the
|
|
|
|
* distribution.
|
|
|
|
* 3. Neither the name NuttX nor the names of its contributors may be
|
|
|
|
* used to endorse or promote products derived from this software
|
|
|
|
* without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
|
|
|
|
* FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
|
|
|
|
* COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
|
|
|
|
* BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
|
|
|
|
* OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
|
|
|
|
* AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
|
|
|
|
* ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
#include <nuttx/config.h>
|
|
|
|
|
|
|
|
#include <stdint.h>
|
|
|
|
#include <assert.h>
|
|
|
|
#include <debug.h>
|
|
|
|
|
|
|
|
#include <nuttx/init.h>
|
|
|
|
#include <arch/board/board.h>
|
|
|
|
#include <arch/irq.h>
|
|
|
|
|
2020-05-01 03:20:29 +02:00
|
|
|
#include "arm_arch.h"
|
|
|
|
#include "arm_internal.h"
|
2017-12-07 20:30:02 +01:00
|
|
|
#include "nvic.h"
|
|
|
|
|
2019-05-24 21:39:49 +02:00
|
|
|
#include "hardware/lpc54_syscon.h"
|
2017-12-07 20:30:02 +01:00
|
|
|
#include "lpc54_clockconfig.h"
|
|
|
|
#include "lpc54_userspace.h"
|
|
|
|
#include "lpc54_lowputc.h"
|
|
|
|
#include "lpc54_serial.h"
|
|
|
|
#include "lpc54_start.h"
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Pre-processor Definitions
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Name: showprogress
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Print a character on the UART to show boot status.
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
#ifdef CONFIG_DEBUG_FEATURES
|
2020-05-01 16:50:23 +02:00
|
|
|
# define showprogress(c) arm_lowputc(c)
|
2017-12-07 20:30:02 +01:00
|
|
|
#else
|
|
|
|
# define showprogress(c)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Private Data
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
/* This describes the initial PLL configuration */
|
|
|
|
|
|
|
|
static const struct pll_setup_s g_initial_pll_setup =
|
|
|
|
{
|
|
|
|
.pllclksel = BOARD_PLL_CLKSEL,
|
|
|
|
.pllctrl = SYSCON_SYSPLLCTRL_SELR(BOARD_PLL_SELR) |
|
|
|
|
SYSCON_SYSPLLCTRL_SELI(BOARD_PLL_SELI) |
|
|
|
|
SYSCON_SYSPLLCTRL_SELP(BOARD_PLL_SELP),
|
|
|
|
.pllmdec = (SYSCON_SYSPLLMDEC_MDEC(BOARD_PLL_MDEC)),
|
|
|
|
.pllndec = (SYSCON_SYSPLLNDEC_NDEC(BOARD_PLL_NDEC)),
|
|
|
|
.pllpdec = (SYSCON_SYSPLLPDEC_PDEC(BOARD_PLL_PDEC)),
|
|
|
|
.pllfout = BOARD_PLL_FOUT,
|
|
|
|
.pllflags = PLL_SETUPFLAG_WAITLOCK | PLL_SETUPFLAG_POWERUP,
|
|
|
|
.ahbdiv = SYSCON_AHBCLKDIV_DIV(BOARD_AHBCLKDIV)
|
|
|
|
};
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Private Functions
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Name: lpc54_fpuconfig
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Configure the FPU. Relative bit settings:
|
|
|
|
*
|
|
|
|
* CPACR: Enables access to CP10 and CP11
|
|
|
|
* CONTROL.FPCA: Determines whether the FP extension is active in the
|
|
|
|
* current context:
|
|
|
|
* FPCCR.ASPEN: Enables automatic FP state preservation, then the
|
|
|
|
* processor sets this bit to 1 on successful completion of any FP
|
|
|
|
* instruction.
|
|
|
|
* FPCCR.LSPEN: Enables lazy context save of FP state. When this is
|
|
|
|
* done, the processor reserves space on the stack for the FP state,
|
|
|
|
* but does not save that state information to the stack.
|
|
|
|
*
|
|
|
|
* Software must not change the value of the ASPEN bit or LSPEN bit while either:
|
|
|
|
* - the CPACR permits access to CP10 and CP11, that give access to the FP
|
|
|
|
* extension, or
|
|
|
|
* - the CONTROL.FPCA bit is set to 1
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
#ifdef CONFIG_ARCH_FPU
|
2018-06-20 20:30:37 +02:00
|
|
|
#ifndef CONFIG_ARMV7M_LAZYFPU
|
2017-12-07 20:30:02 +01:00
|
|
|
static inline void lpc54_fpuconfig(void)
|
|
|
|
{
|
|
|
|
uint32_t regval;
|
|
|
|
|
|
|
|
/* Set CONTROL.FPCA so that we always get the extended context frame
|
|
|
|
* with the volatile FP registers stacked above the basic context.
|
|
|
|
*/
|
|
|
|
|
|
|
|
regval = getcontrol();
|
|
|
|
regval |= (1 << 2);
|
|
|
|
setcontrol(regval);
|
|
|
|
|
|
|
|
/* Ensure that FPCCR.LSPEN is disabled, so that we don't have to contend
|
|
|
|
* with the lazy FP context save behaviour. Clear FPCCR.ASPEN since we
|
|
|
|
* are going to turn on CONTROL.FPCA for all contexts.
|
|
|
|
*/
|
|
|
|
|
|
|
|
regval = getreg32(NVIC_FPCCR);
|
|
|
|
regval &= ~((1 << 31) | (1 << 30));
|
|
|
|
putreg32(regval, NVIC_FPCCR);
|
|
|
|
|
|
|
|
/* Enable full access to CP10 and CP11 */
|
|
|
|
|
|
|
|
regval = getreg32(NVIC_CPACR);
|
|
|
|
regval |= ((3 << (2 * 10)) | (3 << (2 * 11)));
|
|
|
|
putreg32(regval, NVIC_CPACR);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static inline void lpc54_fpuconfig(void)
|
|
|
|
{
|
|
|
|
uint32_t regval;
|
|
|
|
|
|
|
|
/* Clear CONTROL.FPCA so that we do not get the extended context frame
|
|
|
|
* with the volatile FP registers stacked in the saved context.
|
|
|
|
*/
|
|
|
|
|
|
|
|
regval = getcontrol();
|
|
|
|
regval &= ~(1 << 2);
|
|
|
|
setcontrol(regval);
|
|
|
|
|
|
|
|
/* Ensure that FPCCR.LSPEN is disabled, so that we don't have to contend
|
|
|
|
* with the lazy FP context save behaviour. Clear FPCCR.ASPEN since we
|
|
|
|
* are going to keep CONTROL.FPCA off for all contexts.
|
|
|
|
*/
|
|
|
|
|
|
|
|
regval = getreg32(NVIC_FPCCR);
|
|
|
|
regval &= ~((1 << 31) | (1 << 30));
|
|
|
|
putreg32(regval, NVIC_FPCCR);
|
|
|
|
|
|
|
|
/* Enable full access to CP10 and CP11 */
|
|
|
|
|
|
|
|
regval = getreg32(NVIC_CPACR);
|
|
|
|
regval |= ((3 << (2 * 10)) | (3 << (2 * 11)));
|
|
|
|
putreg32(regval, NVIC_CPACR);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#else
|
|
|
|
# define lpc54_fpuconfig()
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Public Functions
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Name: _start
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* This is the reset entry point.
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
void __start(void)
|
|
|
|
{
|
|
|
|
const uint32_t *src;
|
|
|
|
uint32_t *dest;
|
|
|
|
uint32_t regval;
|
|
|
|
|
|
|
|
/* Make sure that interrupts are disabled */
|
|
|
|
|
|
|
|
__asm__ __volatile__ ("\tcpsid i\n");
|
|
|
|
|
|
|
|
/* Enable the SRAM clock to make the stack usable */
|
|
|
|
|
|
|
|
regval = (SYSCON_AHBCLKCTRL0_SRAM1 | SYSCON_AHBCLKCTRL0_SRAM2 |
|
|
|
|
SYSCON_AHBCLKCTRL0_SRAM3);
|
|
|
|
putreg32(regval, LPC54_SYSCON_AHBCLKCTRLSET0);
|
|
|
|
|
|
|
|
/* Configure the clocking and the console uart so that we can get debug
|
|
|
|
* output as soon as possible. NOTE: That this logic must not assume that
|
|
|
|
* .bss or .data have beeninitialized.
|
|
|
|
*/
|
|
|
|
|
|
|
|
lpc54_clockconfig(&g_initial_pll_setup);
|
|
|
|
lpc54_lowsetup();
|
|
|
|
showprogress('A');
|
|
|
|
|
|
|
|
/* Clear .bss. We'll do this inline (vs. calling memset) just to be
|
|
|
|
* certain that there are no issues with the state of global variables.
|
|
|
|
*/
|
|
|
|
|
|
|
|
for (dest = &_sbss; dest < &_ebss; )
|
|
|
|
{
|
|
|
|
*dest++ = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
showprogress('B');
|
|
|
|
|
|
|
|
/* Move the initialized data section from his temporary holding spot in
|
|
|
|
* FLASH into the correct place in SRAM. The correct place in SRAM is
|
|
|
|
* give by _sdata and _edata. The temporary location is in FLASH at the
|
|
|
|
* end of all of the other read-only data (.text, .rodata) at _eronly.
|
|
|
|
*/
|
|
|
|
|
|
|
|
for (src = &_eronly, dest = &_sdata; dest < &_edata; )
|
|
|
|
{
|
|
|
|
*dest++ = *src++;
|
|
|
|
}
|
|
|
|
|
|
|
|
showprogress('C');
|
|
|
|
|
|
|
|
/* Initialize the FPU (if configured) */
|
|
|
|
|
|
|
|
lpc54_fpuconfig();
|
|
|
|
showprogress('D');
|
|
|
|
|
|
|
|
/* Perform early serial initialization */
|
|
|
|
|
|
|
|
#ifdef USE_EARLYSERIALINIT
|
|
|
|
lpc54_earlyserialinit();
|
|
|
|
#endif
|
|
|
|
showprogress('E');
|
|
|
|
|
|
|
|
/* For the case of the separate user-/kernel-space build, perform whatever
|
|
|
|
* platform specific initialization of the user memory is required.
|
|
|
|
* Normally this just means initializing the user space .data and .bss
|
|
|
|
* segments.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifdef CONFIG_BUILD_PROTECTED
|
|
|
|
lpc54_userspace();
|
|
|
|
showprogress('F');
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Initialize onboard resources */
|
|
|
|
|
|
|
|
lpc54_board_initialize();
|
|
|
|
showprogress('G');
|
|
|
|
|
|
|
|
/* Then start NuttX */
|
|
|
|
|
|
|
|
showprogress('\r');
|
|
|
|
showprogress('\n');
|
2019-02-04 23:20:35 +01:00
|
|
|
nx_start();
|
2017-12-07 20:30:02 +01:00
|
|
|
|
|
|
|
/* Shouldn't get here */
|
|
|
|
|
|
|
|
for (; ; );
|
|
|
|
}
|