2015-02-22 17:53:24 +01:00
|
|
|
/****************************************************************************
|
|
|
|
* arch/mips/include/pic32mz/chip.h
|
|
|
|
*
|
2021-03-28 16:10:05 +02:00
|
|
|
* Licensed to the Apache Software Foundation (ASF) under one or more
|
|
|
|
* contributor license agreements. See the NOTICE file distributed with
|
|
|
|
* this work for additional information regarding copyright ownership. The
|
|
|
|
* ASF licenses this file to you under the Apache License, Version 2.0 (the
|
|
|
|
* "License"); you may not use this file except in compliance with the
|
|
|
|
* License. You may obtain a copy of the License at
|
2015-02-22 17:53:24 +01:00
|
|
|
*
|
2021-03-28 16:10:05 +02:00
|
|
|
* http://www.apache.org/licenses/LICENSE-2.0
|
2015-02-22 17:53:24 +01:00
|
|
|
*
|
2021-03-28 16:10:05 +02:00
|
|
|
* Unless required by applicable law or agreed to in writing, software
|
|
|
|
* distributed under the License is distributed on an "AS IS" BASIS, WITHOUT
|
|
|
|
* WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the
|
|
|
|
* License for the specific language governing permissions and limitations
|
|
|
|
* under the License.
|
2015-02-22 17:53:24 +01:00
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
#ifndef __ARCH_MIPS_INCLUDE_PIC32MZ_CHIP_H
|
|
|
|
#define __ARCH_MIPS_INCLUDE_PIC32MZ_CHIP_H
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Included Files
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
#include <nuttx/config.h>
|
|
|
|
|
|
|
|
/****************************************************************************
|
2015-04-08 16:04:12 +02:00
|
|
|
* Pre-processor Definitions
|
2015-02-22 17:53:24 +01:00
|
|
|
****************************************************************************/
|
|
|
|
|
2021-03-30 16:53:11 +02:00
|
|
|
/* Available in 64/100/124/144 pin packages. Description here is
|
|
|
|
* specifically for the 144 pin package (PIC32MZ2048ECH144) and should be
|
|
|
|
* reviewed for other parts.
|
2015-02-22 17:53:24 +01:00
|
|
|
*/
|
|
|
|
|
|
|
|
#if defined(CONFIG_ARCH_CHIP_PIC32MZ2048ECH)
|
2018-01-08 17:01:23 +01:00
|
|
|
# define CHIP_PIC32MZEC 1 /* PIC32MZEC family */
|
|
|
|
# undef CHIP_PIC32MZEF /* Not PIC32MZEF family */
|
2015-02-22 17:53:24 +01:00
|
|
|
# define CHIP_BOOTFLASH_KB 160 /* 160Kb boot FLASH */
|
|
|
|
# define CHIP_PROGFLASH_KB 2048 /* 2048Kb program FLASH */
|
|
|
|
# define CHIP_DATAMEM_KB 512 /* 512Kb data memory */
|
|
|
|
# define CHIP_NTIMERS 9 /* 5 timers */
|
|
|
|
# define CHIP_NIC 9 /* 5 input capture */
|
|
|
|
# define CHIP_NOC 9 /* 5 output compare */
|
|
|
|
# define CHIP_NUARTS 6 /* 6 UARTS */
|
|
|
|
# define CHIP_UARTFIFOD 8 /* 8 level deep UART FIFOs */
|
|
|
|
# define CHIP_NSPI 6 /* 6 SPI/I2S interfaces */
|
|
|
|
# define CHIP_NCAN 2 /* 2 CAN interfaces */
|
2018-01-08 17:01:23 +01:00
|
|
|
# define CHIP_NCRTYPO 0 /* No crypto support */
|
2015-02-22 17:53:24 +01:00
|
|
|
# define CHIP_RNG 1 /* 1 Random number generator */
|
|
|
|
# define CHIP_NDMACH 8 /* 8 programmable DMA channels */
|
|
|
|
# define CHIP_NUSBDMACHAN 16 /* 16 dedicated DMA channels */
|
|
|
|
# define CHIP_NADC10 48 /* 48 ADC channels */
|
|
|
|
# define CHIP_NCM 2 /* 2 Analog comparators */
|
|
|
|
# define CHIP_USBHSOTG 1 /* 1 USB 2.0 HSOTG */
|
|
|
|
# define CHIP_NI2C 5 /* 5 I2C interfaces */
|
|
|
|
# define CHIP_NPMP 1 /* Have parallel master port */
|
|
|
|
# define CHIP_NEBI 1 /* Have eternal bus interface */
|
|
|
|
# define CHIP_NSQI 1 /* 1 Serial quad interface */
|
|
|
|
# define CHIP_NRTCC 1 /* Has RTCC */
|
|
|
|
# define CHIP_NETHERNET 1 /* 1 Ethernet MAC */
|
|
|
|
# define CHIP_NPORTS 10 /* 10 ports (A-H, J-K) */
|
|
|
|
# define CHIP_NJTAG 1 /* Has JTAG */
|
|
|
|
# define CHIP_NTRACE 1 /* Has trace capability */
|
|
|
|
|
2021-03-30 16:53:11 +02:00
|
|
|
/* Available in 64/100/124/144 pin packages. Description here is
|
|
|
|
* specifically for the 144 pin package (PIC32MZ2048ECM144) and should
|
|
|
|
* be reviewed for other parts.
|
2015-02-22 17:53:24 +01:00
|
|
|
*/
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_CHIP_PIC32MZ2048ECM)
|
2018-01-08 17:01:23 +01:00
|
|
|
# define CHIP_PIC32MZEC 1 /* PIC32MZEC family */
|
|
|
|
# undef CHIP_PIC32MZEF /* Not PIC32MZEF family */
|
2015-02-22 17:53:24 +01:00
|
|
|
# define CHIP_BOOTFLASH_KB 160 /* 160Kb boot FLASH */
|
|
|
|
# define CHIP_PROGFLASH_KB 2048 /* 2048Kb program FLASH */
|
|
|
|
# define CHIP_DATAMEM_KB 512 /* 512Kb data memory */
|
|
|
|
# define CHIP_NTIMERS 9 /* 5 timers */
|
|
|
|
# define CHIP_NIC 9 /* 5 input capture */
|
|
|
|
# define CHIP_NOC 9 /* 5 output compare */
|
|
|
|
# define CHIP_NUARTS 6 /* 6 UARTS */
|
|
|
|
# define CHIP_UARTFIFOD 8 /* 8 level deep UART FIFOs */
|
|
|
|
# define CHIP_NSPI 6 /* 6 SPI/I2S interfaces */
|
|
|
|
# define CHIP_NCAN 2 /* 2 CAN interfaces */
|
2018-01-08 17:01:23 +01:00
|
|
|
# define CHIP_NCRTYPO 1 /* Has crypto support */
|
|
|
|
# define CHIP_RNG 1 /* 1 Random number generator */
|
|
|
|
# define CHIP_NDMACH 8 /* 8 programmable DMA channels */
|
|
|
|
# define CHIP_NUSBDMACHAN 18 /* 18 dedicated DMA channels */
|
|
|
|
# define CHIP_NADC10 48 /* 48 ADC channels */
|
|
|
|
# define CHIP_NCM 2 /* 2 Analog comparators */
|
|
|
|
# define CHIP_USBHSOTG 1 /* 1 USB 2.0 HSOTG */
|
|
|
|
# define CHIP_NI2C 5 /* 5 I2C interfaces */
|
|
|
|
# define CHIP_NPMP 1 /* Have parallel master port */
|
|
|
|
# define CHIP_NEBI 1 /* Have eternal bus interface */
|
|
|
|
# define CHIP_NSQI 1 /* 1 Serial quad interface */
|
|
|
|
# define CHIP_NRTCC 1 /* Has RTCC */
|
|
|
|
# define CHIP_NETHERNET 1 /* 1 Ethernet MAC */
|
|
|
|
# define CHIP_NPORTS 10 /* 10 ports (A-H, J-K) */
|
|
|
|
# define CHIP_NJTAG 1 /* Has JTAG */
|
|
|
|
# define CHIP_NTRACE 1 /* Has trace capability */
|
|
|
|
|
2021-03-30 16:53:11 +02:00
|
|
|
/* Available in 64/100/124/144 pin packages. Description here is
|
|
|
|
* specifically for the 124 and 144 pin packages (PIC32MZ2048EFH1100, and
|
2018-01-08 17:01:23 +01:00
|
|
|
* PIC32MZ2048EFH144). The PIC32MZ2048EFH1100 differs in that it has only
|
2021-03-30 16:53:11 +02:00
|
|
|
* 40 ADC channels. The PIC32MZ2048EFH1064 differs in that it has only 24
|
|
|
|
* ADC channels, two fewer SPI/I2S, one fewer I2C, and no EBI. There are
|
2018-01-08 17:01:23 +01:00
|
|
|
* additional differences between all family members in the number of pins
|
|
|
|
* how they may be mapped.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_CHIP_PIC32MZ2048EFH)
|
|
|
|
# undef CHIP_PIC32MZEC /* Not PIC32MZEC family */
|
|
|
|
# define CHIP_PIC32MZEF 1 /* PIC32MZEF family */
|
|
|
|
# define CHIP_BOOTFLASH_KB 160 /* 160Kb boot FLASH */
|
|
|
|
# define CHIP_PROGFLASH_KB 2048 /* 2048Kb program FLASH */
|
|
|
|
# define CHIP_DATAMEM_KB 512 /* 512Kb data memory */
|
|
|
|
# define CHIP_NTIMERS 9 /* 5 timers */
|
|
|
|
# define CHIP_NIC 9 /* 5 input capture */
|
|
|
|
# define CHIP_NOC 9 /* 5 output compare */
|
|
|
|
# define CHIP_NUARTS 6 /* 6 UARTS */
|
|
|
|
# define CHIP_UARTFIFOD 8 /* 8 level deep UART FIFOs */
|
|
|
|
# define CHIP_NSPI 6 /* 6 SPI/I2S interfaces */
|
|
|
|
# define CHIP_NCAN 2 /* 2 CAN 2.0B interfaces */
|
|
|
|
# define CHIP_NCRTYPO 0 /* No crypto support */
|
|
|
|
# define CHIP_RNG 1 /* 1 Random number generator */
|
|
|
|
# define CHIP_NDMACH 8 /* 8 programmable DMA channels */
|
|
|
|
# define CHIP_NUSBDMACHAN 16 /* 16 dedicated DMA channels */
|
|
|
|
# define CHIP_NADC10 48 /* 48 ADC channels */
|
|
|
|
# define CHIP_NCM 2 /* 2 Analog comparators */
|
|
|
|
# define CHIP_USBHSOTG 1 /* 1 USB 2.0 HSOTG */
|
|
|
|
# define CHIP_NI2C 5 /* 5 I2C interfaces */
|
|
|
|
# define CHIP_NPMP 1 /* Have parallel master port */
|
|
|
|
# define CHIP_NEBI 1 /* Have eternal bus interface */
|
|
|
|
# define CHIP_NSQI 1 /* 1 Serial quad interface */
|
|
|
|
# define CHIP_NRTCC 1 /* Has RTCC */
|
|
|
|
# define CHIP_NETHERNET 1 /* 1 Ethernet MAC */
|
|
|
|
# define CHIP_NPORTS 10 /* 10 ports (A-H, J-K) */
|
|
|
|
# define CHIP_NJTAG 1 /* Has JTAG */
|
|
|
|
# define CHIP_NTRACE 1 /* Has trace capability */
|
|
|
|
|
2021-03-30 16:53:11 +02:00
|
|
|
/* Available in 64/100/124/144 pin packages. Description here is
|
|
|
|
* specifically for the 124, and 144 pin packages (PIC32MZ2048EFM124, and
|
2018-01-08 17:01:23 +01:00
|
|
|
* PIC32MZ2048EFH144). The PIC32MZ2048EFM100 differs in that it has only 40
|
|
|
|
* ADC channels. The PIC32MZ2048EFM064 differs in that it has only 24 ADC
|
|
|
|
* channels, two fewer SPI/I2S, one fewer I2C, and no EBI. There are
|
|
|
|
* additional differences between all family members in the number of pins
|
|
|
|
* how they may be mapped.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#elif defined(CONFIG_ARCH_CHIP_PIC32MZ2048EFM)
|
|
|
|
# undef CHIP_PIC32MZEC /* Not PIC32MZEC family */
|
|
|
|
# define CHIP_PIC32MZEF 1 /* PIC32MZEF family */
|
|
|
|
# define CHIP_BOOTFLASH_KB 160 /* 160Kb boot FLASH */
|
|
|
|
# define CHIP_PROGFLASH_KB 2048 /* 2048Kb program FLASH */
|
|
|
|
# define CHIP_DATAMEM_KB 512 /* 512Kb data memory */
|
|
|
|
# define CHIP_NTIMERS 9 /* 5 timers */
|
|
|
|
# define CHIP_NIC 9 /* 5 input capture */
|
|
|
|
# define CHIP_NOC 9 /* 5 output compare */
|
|
|
|
# define CHIP_NUARTS 6 /* 6 UARTS */
|
|
|
|
# define CHIP_UARTFIFOD 8 /* 8 level deep UART FIFOs */
|
|
|
|
# define CHIP_NSPI 6 /* 6 SPI/I2S interfaces */
|
|
|
|
# define CHIP_NCAN 2 /* 2 CAN 2.0B interfaces */
|
|
|
|
# define CHIP_NCRTYPO 1 /* Has crypto support */
|
2015-02-22 17:53:24 +01:00
|
|
|
# define CHIP_RNG 1 /* 1 Random number generator */
|
|
|
|
# define CHIP_NDMACH 8 /* 8 programmable DMA channels */
|
|
|
|
# define CHIP_NUSBDMACHAN 18 /* 18 dedicated DMA channels */
|
|
|
|
# define CHIP_NADC10 48 /* 48 ADC channels */
|
|
|
|
# define CHIP_NCM 2 /* 2 Analog comparators */
|
|
|
|
# define CHIP_USBHSOTG 1 /* 1 USB 2.0 HSOTG */
|
|
|
|
# define CHIP_NI2C 5 /* 5 I2C interfaces */
|
|
|
|
# define CHIP_NPMP 1 /* Have parallel master port */
|
|
|
|
# define CHIP_NEBI 1 /* Have eternal bus interface */
|
|
|
|
# define CHIP_NSQI 1 /* 1 Serial quad interface */
|
|
|
|
# define CHIP_NRTCC 1 /* Has RTCC */
|
|
|
|
# define CHIP_NETHERNET 1 /* 1 Ethernet MAC */
|
|
|
|
# define CHIP_NPORTS 10 /* 10 ports (A-H, J-K) */
|
|
|
|
# define CHIP_NJTAG 1 /* Has JTAG */
|
|
|
|
# define CHIP_NTRACE 1 /* Has trace capability */
|
|
|
|
|
|
|
|
#else
|
2018-12-08 01:53:57 +01:00
|
|
|
# error "Unrecognized PIC32MZ device"
|
2015-02-22 17:53:24 +01:00
|
|
|
#endif
|
|
|
|
|
2021-03-30 16:53:11 +02:00
|
|
|
/* IPL priority levels ******************************************************/
|
|
|
|
|
2020-02-01 21:51:10 +01:00
|
|
|
/* These priorities will be used by the core to properly disable/mask
|
|
|
|
* interrupts.
|
|
|
|
*/
|
|
|
|
|
2020-02-22 00:47:07 +01:00
|
|
|
#define CHIP_MIN_PRIORITY 1 /* Minimum priority. */
|
|
|
|
#define CHIP_MAX_PRIORITY 7 /* Maximum priority. */
|
|
|
|
#define CHIP_SW0_PRIORITY (CHIP_MAX_PRIORITY - 1) /* SW0 priority. */
|
2020-02-01 21:51:10 +01:00
|
|
|
|
2015-02-22 17:53:24 +01:00
|
|
|
/****************************************************************************
|
|
|
|
* Public Types
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Inline Functions
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Public Function Prototypes
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
#ifdef __cplusplus
|
|
|
|
#define EXTERN extern "C"
|
2017-06-28 21:16:48 +02:00
|
|
|
extern "C"
|
2015-02-22 17:53:24 +01:00
|
|
|
{
|
|
|
|
#else
|
|
|
|
#define EXTERN extern
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#undef EXTERN
|
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif /* __ASSEMBLY__ */
|
|
|
|
#endif /* __ARCH_MIPS_INCLUDE_PIC32MZ_CHIP_H */
|