2019-03-15 19:45:13 +01:00
|
|
|
/****************************************************************************
|
2021-03-08 22:34:37 +01:00
|
|
|
* boards/arm/stm32/nucleo-f446re/scripts/f446re.ld
|
2019-03-15 19:45:13 +01:00
|
|
|
*
|
2021-08-16 10:30:10 +02:00
|
|
|
* Licensed to the Apache Software Foundation (ASF) under one or more
|
|
|
|
* contributor license agreements. See the NOTICE file distributed with
|
|
|
|
* this work for additional information regarding copyright ownership. The
|
|
|
|
* ASF licenses this file to you under the Apache License, Version 2.0 (the
|
|
|
|
* "License"); you may not use this file except in compliance with the
|
|
|
|
* License. You may obtain a copy of the License at
|
2019-03-15 19:45:13 +01:00
|
|
|
*
|
2021-08-16 10:30:10 +02:00
|
|
|
* http://www.apache.org/licenses/LICENSE-2.0
|
2019-03-15 19:45:13 +01:00
|
|
|
*
|
2021-08-16 10:30:10 +02:00
|
|
|
* Unless required by applicable law or agreed to in writing, software
|
|
|
|
* distributed under the License is distributed on an "AS IS" BASIS, WITHOUT
|
|
|
|
* WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the
|
|
|
|
* License for the specific language governing permissions and limitations
|
|
|
|
* under the License.
|
2019-03-15 19:45:13 +01:00
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
/* The STM32F411RE has 512Kb of FLASH beginning at address 0x0800:0000 and
|
|
|
|
* 128Kb of SRAM beginning at address 0x2000:0000. When booting from FLASH,
|
|
|
|
* FLASH memory is aliased to address 0x0000:0000 where the code expects to
|
|
|
|
* begin execution by jumping to the entry point in the 0x0800:0000 address
|
|
|
|
* range.
|
|
|
|
*/
|
|
|
|
|
|
|
|
MEMORY
|
|
|
|
{
|
2019-09-15 23:27:58 +02:00
|
|
|
flash (rx) : ORIGIN = 0x08000000, LENGTH = 512K
|
|
|
|
sram (rwx) : ORIGIN = 0x20000000, LENGTH = 128K
|
2019-03-15 19:45:13 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
OUTPUT_ARCH(arm)
|
|
|
|
EXTERN(_vectors)
|
|
|
|
ENTRY(_stext)
|
|
|
|
SECTIONS
|
|
|
|
{
|
2019-09-15 23:27:58 +02:00
|
|
|
.text : {
|
|
|
|
_stext = ABSOLUTE(.);
|
|
|
|
*(.vectors)
|
|
|
|
*(.text .text.*)
|
|
|
|
*(.fixup)
|
|
|
|
*(.gnu.warning)
|
|
|
|
*(.rodata .rodata.*)
|
|
|
|
*(.gnu.linkonce.t.*)
|
|
|
|
*(.glue_7)
|
|
|
|
*(.glue_7t)
|
|
|
|
*(.got)
|
|
|
|
*(.gcc_except_table)
|
|
|
|
*(.gnu.linkonce.r.*)
|
|
|
|
_etext = ABSOLUTE(.);
|
|
|
|
} > flash
|
2019-03-15 19:45:13 +01:00
|
|
|
|
2019-09-15 23:27:58 +02:00
|
|
|
.init_section : {
|
|
|
|
_sinit = ABSOLUTE(.);
|
2023-08-25 09:02:40 +02:00
|
|
|
KEEP(*(SORT_BY_INIT_PRIORITY(.init_array.*) SORT_BY_INIT_PRIORITY(.ctors.*)))
|
2023-12-22 04:45:30 +01:00
|
|
|
KEEP(*(.init_array EXCLUDE_FILE(*crtbegin.o *crtbegin?.o *crtend.o *crtend?.o) .ctors))
|
2019-09-15 23:27:58 +02:00
|
|
|
_einit = ABSOLUTE(.);
|
|
|
|
} > flash
|
2019-03-15 19:45:13 +01:00
|
|
|
|
2019-09-15 23:27:58 +02:00
|
|
|
.ARM.extab : {
|
|
|
|
*(.ARM.extab*)
|
|
|
|
} > flash
|
2019-03-15 19:45:13 +01:00
|
|
|
|
2019-09-15 23:27:58 +02:00
|
|
|
__exidx_start = ABSOLUTE(.);
|
|
|
|
.ARM.exidx : {
|
|
|
|
*(.ARM.exidx*)
|
|
|
|
} > flash
|
|
|
|
__exidx_end = ABSOLUTE(.);
|
2019-03-15 19:45:13 +01:00
|
|
|
|
2021-12-03 14:35:39 +01:00
|
|
|
.tdata : {
|
|
|
|
_stdata = ABSOLUTE(.);
|
|
|
|
*(.tdata .tdata.* .gnu.linkonce.td.*);
|
|
|
|
_etdata = ABSOLUTE(.);
|
|
|
|
} > flash
|
|
|
|
|
|
|
|
.tbss : {
|
|
|
|
_stbss = ABSOLUTE(.);
|
|
|
|
*(.tbss .tbss.* .gnu.linkonce.tb.* .tcommon);
|
|
|
|
_etbss = ABSOLUTE(.);
|
|
|
|
} > flash
|
|
|
|
|
2019-09-15 23:27:58 +02:00
|
|
|
_eronly = ABSOLUTE(.);
|
2019-03-15 19:45:13 +01:00
|
|
|
|
2019-09-15 23:27:58 +02:00
|
|
|
/* The STM32F103VCT6 has 48Kb of SRAM beginning at the following address */
|
2019-03-15 19:45:13 +01:00
|
|
|
|
2019-09-15 23:27:58 +02:00
|
|
|
.data : {
|
|
|
|
_sdata = ABSOLUTE(.);
|
|
|
|
*(.data .data.*)
|
|
|
|
*(.gnu.linkonce.d.*)
|
|
|
|
CONSTRUCTORS
|
2019-09-16 01:22:16 +02:00
|
|
|
. = ALIGN(4);
|
2019-09-15 23:27:58 +02:00
|
|
|
_edata = ABSOLUTE(.);
|
|
|
|
} > sram AT > flash
|
2019-03-15 19:45:13 +01:00
|
|
|
|
2019-09-15 23:27:58 +02:00
|
|
|
.bss : {
|
|
|
|
_sbss = ABSOLUTE(.);
|
|
|
|
*(.bss .bss.*)
|
|
|
|
*(.gnu.linkonce.b.*)
|
|
|
|
*(COMMON)
|
2019-09-16 02:06:36 +02:00
|
|
|
. = ALIGN(4);
|
2019-09-15 23:27:58 +02:00
|
|
|
_ebss = ABSOLUTE(.);
|
|
|
|
} > sram
|
2019-03-15 19:45:13 +01:00
|
|
|
|
2019-09-15 23:27:58 +02:00
|
|
|
/* Stabs debugging sections. */
|
|
|
|
.stab 0 : { *(.stab) }
|
|
|
|
.stabstr 0 : { *(.stabstr) }
|
|
|
|
.stab.excl 0 : { *(.stab.excl) }
|
|
|
|
.stab.exclstr 0 : { *(.stab.exclstr) }
|
|
|
|
.stab.index 0 : { *(.stab.index) }
|
|
|
|
.stab.indexstr 0 : { *(.stab.indexstr) }
|
|
|
|
.comment 0 : { *(.comment) }
|
|
|
|
.debug_abbrev 0 : { *(.debug_abbrev) }
|
|
|
|
.debug_info 0 : { *(.debug_info) }
|
|
|
|
.debug_line 0 : { *(.debug_line) }
|
|
|
|
.debug_pubnames 0 : { *(.debug_pubnames) }
|
|
|
|
.debug_aranges 0 : { *(.debug_aranges) }
|
2019-03-15 19:45:13 +01:00
|
|
|
}
|