2009-05-19 20:46:14 +02:00
|
|
|
/****************************************************************************
|
|
|
|
* arch/arm/src/c5471/c5471_irq.c
|
2007-04-28 21:39:18 +02:00
|
|
|
*
|
2012-02-23 19:42:36 +01:00
|
|
|
* Copyright (C) 2007, 2009, 2011-2012 Gregory Nutt. All rights reserved.
|
|
|
|
* Author: Gregory Nutt <gnutt@nuttx.org>
|
2007-04-28 21:39:18 +02:00
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
*
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in
|
|
|
|
* the documentation and/or other materials provided with the
|
|
|
|
* distribution.
|
2009-05-19 20:46:14 +02:00
|
|
|
* 3. Neither the name NuttX nor the names of its contributors may be
|
2007-04-28 21:39:18 +02:00
|
|
|
* used to endorse or promote products derived from this software
|
|
|
|
* without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
|
|
|
|
* FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
|
|
|
|
* COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
|
|
|
|
* BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
|
|
|
|
* OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
|
|
|
|
* AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
|
|
|
|
* ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
2009-05-19 20:46:14 +02:00
|
|
|
****************************************************************************/
|
2007-04-28 21:39:18 +02:00
|
|
|
|
2009-05-19 20:46:14 +02:00
|
|
|
/****************************************************************************
|
2007-04-28 21:39:18 +02:00
|
|
|
* Included Files
|
2009-05-19 20:46:14 +02:00
|
|
|
****************************************************************************/
|
2007-04-28 21:39:18 +02:00
|
|
|
|
|
|
|
#include <nuttx/config.h>
|
2009-05-19 20:46:14 +02:00
|
|
|
|
2009-12-16 21:05:51 +01:00
|
|
|
#include <stdint.h>
|
2007-04-28 21:39:18 +02:00
|
|
|
#include <nuttx/irq.h>
|
2009-05-19 20:46:14 +02:00
|
|
|
|
|
|
|
#include "arm.h"
|
2009-12-29 00:24:45 +01:00
|
|
|
#include "chip.h"
|
2020-05-01 03:20:29 +02:00
|
|
|
#include "arm_arch.h"
|
|
|
|
#include "arm_internal.h"
|
2007-04-28 21:39:18 +02:00
|
|
|
|
2009-05-19 20:46:14 +02:00
|
|
|
/****************************************************************************
|
2009-12-16 21:05:51 +01:00
|
|
|
* Pre-processor Definitions
|
2009-05-19 20:46:14 +02:00
|
|
|
****************************************************************************/
|
2007-04-28 21:39:18 +02:00
|
|
|
|
|
|
|
#define ILR_EDGESENSITIVE 0x00000020
|
|
|
|
#define ILR_PRIORITY 0x0000001E
|
|
|
|
|
2009-05-19 20:46:14 +02:00
|
|
|
/****************************************************************************
|
2007-04-28 21:39:18 +02:00
|
|
|
* Public Data
|
2009-05-19 20:46:14 +02:00
|
|
|
****************************************************************************/
|
2007-04-28 21:39:18 +02:00
|
|
|
|
2016-03-09 22:08:58 +01:00
|
|
|
/* g_current_regs[] holds a references to the current interrupt level
|
|
|
|
* register storage structure. If is non-NULL only during interrupt
|
|
|
|
* processing. Access to g_current_regs[] must be through the macro
|
|
|
|
* CURRENT_REGS for portability.
|
|
|
|
*/
|
|
|
|
|
2016-03-09 20:41:48 +01:00
|
|
|
volatile uint32_t *g_current_regs[1];
|
2007-04-28 21:39:18 +02:00
|
|
|
|
2009-05-19 20:46:14 +02:00
|
|
|
/****************************************************************************
|
2007-04-28 21:39:18 +02:00
|
|
|
* Private Data
|
2009-05-19 20:46:14 +02:00
|
|
|
****************************************************************************/
|
2007-04-28 21:39:18 +02:00
|
|
|
|
2012-02-23 19:42:36 +01:00
|
|
|
/* The value of _svectors is defined in ld.script. It could be hard-coded
|
|
|
|
* because we know that correct IRAM area is 0xffc00000.
|
2007-04-28 21:39:18 +02:00
|
|
|
*/
|
|
|
|
|
|
|
|
extern int _svectors; /* Type does not matter */
|
|
|
|
|
2012-02-23 19:42:36 +01:00
|
|
|
/* The C5471 has FLASH at the low end of memory. The rrload bootloaer will
|
|
|
|
* catch all interrupts and re-vector them to vectors stored in IRAM. The
|
|
|
|
* following table is used to initialize those vectors.
|
2007-04-28 21:39:18 +02:00
|
|
|
*/
|
|
|
|
|
|
|
|
static up_vector_t g_vectorinittab[] =
|
|
|
|
{
|
|
|
|
(up_vector_t)NULL,
|
2020-05-01 16:50:23 +02:00
|
|
|
arm_vectorundefinsn,
|
|
|
|
arm_vectorswi,
|
|
|
|
arm_vectorprefetch,
|
|
|
|
arm_vectordata,
|
|
|
|
arm_vectoraddrexcptn,
|
|
|
|
arm_vectorirq,
|
|
|
|
arm_vectorfiq
|
2007-04-28 21:39:18 +02:00
|
|
|
};
|
|
|
|
#define NVECTORS ((sizeof(g_vectorinittab)) / sizeof(up_vector_t))
|
|
|
|
|
2009-05-19 20:46:14 +02:00
|
|
|
/****************************************************************************
|
2007-04-28 21:39:18 +02:00
|
|
|
* Private Functions
|
2009-05-19 20:46:14 +02:00
|
|
|
****************************************************************************/
|
2007-04-28 21:39:18 +02:00
|
|
|
|
2009-05-19 20:46:14 +02:00
|
|
|
/****************************************************************************
|
2007-04-28 21:39:18 +02:00
|
|
|
* Name: up_ackirq
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Acknowlede the IRQ.Bit 0 of the Interrupt Control
|
|
|
|
* Register == New IRQ agreement (NEW_IRQ_AGR). Reset IRQ
|
|
|
|
* output. Clear source IRQ register. Enables a new IRQ
|
|
|
|
* generation. Reset by internal logic.
|
|
|
|
*
|
2009-05-19 20:46:14 +02:00
|
|
|
****************************************************************************/
|
2007-04-28 21:39:18 +02:00
|
|
|
|
|
|
|
static inline void up_ackirq(unsigned int irq)
|
|
|
|
{
|
2009-12-16 21:05:51 +01:00
|
|
|
uint32_t reg;
|
2007-04-28 21:39:18 +02:00
|
|
|
reg = getreg32(SRC_IRQ_REG); /* Insure appropriate IT_REG bit clears */
|
|
|
|
putreg32(reg | 0x00000001, INT_CTRL_REG); /* write the NEW_IRQ_AGR bit. */
|
|
|
|
}
|
|
|
|
|
2009-05-19 20:46:14 +02:00
|
|
|
/****************************************************************************
|
2007-04-28 21:39:18 +02:00
|
|
|
* Name: up_ackfiq
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Acknowledge the FIQ. Bit 1 of the Interrupt Control
|
|
|
|
* Register == New FIQ agreement (NEW_FIQ_AGR). Reset FIQ
|
|
|
|
* output. Clear source FIQ register. Enables a new FIQ
|
|
|
|
* generation. Reset by internal logic.
|
|
|
|
*
|
2009-05-19 20:46:14 +02:00
|
|
|
****************************************************************************/
|
2007-04-28 21:39:18 +02:00
|
|
|
|
|
|
|
static inline void up_ackfiq(unsigned int irq)
|
|
|
|
{
|
2009-12-16 21:05:51 +01:00
|
|
|
uint32_t reg;
|
2007-04-28 21:39:18 +02:00
|
|
|
reg = getreg32(SRC_FIQ_REG); /* Insure appropriate IT_REG bit clears */
|
|
|
|
putreg32(reg | 0x00000002, INT_CTRL_REG); /* write the NEW_FIQ_AGR bit. */
|
|
|
|
}
|
|
|
|
|
2009-05-19 20:46:14 +02:00
|
|
|
/****************************************************************************
|
2007-04-28 21:39:18 +02:00
|
|
|
* Name: up_vectorinitialize
|
2009-05-19 20:46:14 +02:00
|
|
|
****************************************************************************/
|
2007-04-28 21:39:18 +02:00
|
|
|
|
|
|
|
static inline void up_vectorinitialize(void)
|
|
|
|
{
|
|
|
|
up_vector_t *src = g_vectorinittab;
|
2015-10-07 01:28:32 +02:00
|
|
|
up_vector_t *dest = (up_vector_t *)&_svectors;
|
2007-04-28 21:39:18 +02:00
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < NVECTORS; i++)
|
|
|
|
{
|
|
|
|
*dest++ = *src++;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-05-19 20:46:14 +02:00
|
|
|
/****************************************************************************
|
|
|
|
* Public Functions
|
|
|
|
****************************************************************************/
|
2007-04-28 21:39:18 +02:00
|
|
|
|
2009-05-19 20:46:14 +02:00
|
|
|
/****************************************************************************
|
2007-04-28 21:39:18 +02:00
|
|
|
* Name: up_irqinitialize
|
2009-05-19 20:46:14 +02:00
|
|
|
****************************************************************************/
|
2007-04-28 21:39:18 +02:00
|
|
|
|
|
|
|
void up_irqinitialize(void)
|
|
|
|
{
|
|
|
|
/* Disable all interrupts. */
|
|
|
|
|
|
|
|
putreg32(0x0000ffff, MASK_IT_REG);
|
|
|
|
|
|
|
|
/* Clear any pending interrupts */
|
|
|
|
|
|
|
|
up_ackirq(0);
|
|
|
|
up_ackfiq(0);
|
|
|
|
putreg32(0x00000000, IT_REG);
|
|
|
|
|
|
|
|
/* Override hardware defaults */
|
|
|
|
|
|
|
|
putreg32(ILR_EDGESENSITIVE | ILR_PRIORITY, ILR_IRQ2_REG);
|
|
|
|
putreg32(ILR_EDGESENSITIVE | ILR_PRIORITY, ILR_IRQ4_REG);
|
|
|
|
putreg32(ILR_PRIORITY, ILR_IRQ6_REG);
|
|
|
|
putreg32(ILR_EDGESENSITIVE | ILR_PRIORITY, ILR_IRQ15_REG);
|
|
|
|
|
|
|
|
/* Initialize hardware interrupt vectors */
|
|
|
|
|
|
|
|
up_vectorinitialize();
|
2016-03-09 20:41:48 +01:00
|
|
|
CURRENT_REGS = NULL;
|
2007-04-28 21:39:18 +02:00
|
|
|
|
|
|
|
/* And finally, enable interrupts */
|
|
|
|
|
|
|
|
#ifndef CONFIG_SUPPRESS_INTERRUPTS
|
2016-02-14 23:11:25 +01:00
|
|
|
up_irq_restore(SVC_MODE | PSR_F_BIT);
|
2007-04-28 21:39:18 +02:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2009-05-19 20:46:14 +02:00
|
|
|
/****************************************************************************
|
2007-04-28 21:39:18 +02:00
|
|
|
* Name: up_disable_irq
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Disable the IRQ specified by 'irq'
|
|
|
|
*
|
2009-05-19 20:46:14 +02:00
|
|
|
****************************************************************************/
|
2007-04-28 21:39:18 +02:00
|
|
|
|
|
|
|
void up_disable_irq(int irq)
|
|
|
|
{
|
|
|
|
if ((unsigned)irq < NR_IRQS)
|
|
|
|
{
|
2009-12-16 21:05:51 +01:00
|
|
|
uint32_t reg = getreg32(MASK_IT_REG);
|
2007-04-28 21:39:18 +02:00
|
|
|
putreg32(reg | (1 << irq), MASK_IT_REG);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-05-19 20:46:14 +02:00
|
|
|
/****************************************************************************
|
2007-04-28 21:39:18 +02:00
|
|
|
* Name: up_enable_irq
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Enable the IRQ specified by 'irq'
|
|
|
|
*
|
2009-05-19 20:46:14 +02:00
|
|
|
****************************************************************************/
|
2007-04-28 21:39:18 +02:00
|
|
|
|
|
|
|
void up_enable_irq(int irq)
|
|
|
|
{
|
|
|
|
if ((unsigned)irq < NR_IRQS)
|
|
|
|
{
|
2009-12-16 21:05:51 +01:00
|
|
|
uint32_t reg = getreg32(MASK_IT_REG);
|
2007-04-28 21:39:18 +02:00
|
|
|
putreg32(reg & ~(1 << irq), MASK_IT_REG);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-05-19 20:46:14 +02:00
|
|
|
/****************************************************************************
|
2020-05-01 16:50:23 +02:00
|
|
|
* Name: arm_ack_irq
|
2007-04-28 21:39:18 +02:00
|
|
|
*
|
|
|
|
* Description:
|
2015-02-09 23:12:11 +01:00
|
|
|
* Acknowledge the interrupt
|
2007-04-28 21:39:18 +02:00
|
|
|
*
|
2009-05-19 20:46:14 +02:00
|
|
|
****************************************************************************/
|
2007-04-28 21:39:18 +02:00
|
|
|
|
2020-05-01 16:50:23 +02:00
|
|
|
void arm_ack_irq(int irq)
|
2007-04-28 21:39:18 +02:00
|
|
|
{
|
2014-02-11 01:08:49 +01:00
|
|
|
uint32_t reg;
|
2007-04-28 21:39:18 +02:00
|
|
|
|
|
|
|
/* Set the NEW_IRQ_AGR bit. This clears the IRQ src register
|
|
|
|
* enables generation of a new IRQ.
|
|
|
|
*/
|
|
|
|
|
|
|
|
reg = getreg32(INT_CTRL_REG);
|
|
|
|
putreg32(reg | 0x00000001, INT_CTRL_REG); /* write the NEW_IRQ_AGR bit. */
|
|
|
|
}
|