2011-05-08 23:38:47 +02:00
|
|
|
/****************************************************************************
|
|
|
|
* arch/mips/include/pic32mx/irq.h
|
|
|
|
*
|
2021-03-28 16:10:05 +02:00
|
|
|
* Licensed to the Apache Software Foundation (ASF) under one or more
|
|
|
|
* contributor license agreements. See the NOTICE file distributed with
|
|
|
|
* this work for additional information regarding copyright ownership. The
|
|
|
|
* ASF licenses this file to you under the Apache License, Version 2.0 (the
|
|
|
|
* "License"); you may not use this file except in compliance with the
|
|
|
|
* License. You may obtain a copy of the License at
|
2011-05-08 23:38:47 +02:00
|
|
|
*
|
2021-03-28 16:10:05 +02:00
|
|
|
* http://www.apache.org/licenses/LICENSE-2.0
|
2011-05-08 23:38:47 +02:00
|
|
|
*
|
2021-03-28 16:10:05 +02:00
|
|
|
* Unless required by applicable law or agreed to in writing, software
|
|
|
|
* distributed under the License is distributed on an "AS IS" BASIS, WITHOUT
|
|
|
|
* WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the
|
|
|
|
* License for the specific language governing permissions and limitations
|
|
|
|
* under the License.
|
2011-05-08 23:38:47 +02:00
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
2020-04-05 23:00:04 +02:00
|
|
|
/* This file should never be included directly but, rather, only indirectly
|
2011-05-08 23:38:47 +02:00
|
|
|
* through nuttx/irq.h
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ARCH_MIPS_INCLUDE_PIC32MX_IRQ_H
|
|
|
|
#define __ARCH_MIPS_INCLUDE_PIC32MX_IRQ_H
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Included Files
|
|
|
|
****************************************************************************/
|
|
|
|
|
2011-10-10 18:52:14 +02:00
|
|
|
#include <arch/pic32mx/chip.h>
|
2012-06-19 21:09:14 +02:00
|
|
|
#if defined(CHIP_PIC32MX1) || defined(CHIP_PIC32MX2)
|
|
|
|
# include <arch/pic32mx/irq_1xx2xx.h>
|
|
|
|
#elif defined(CHIP_PIC32MX3) || defined(CHIP_PIC32MX4)
|
2011-10-10 18:52:14 +02:00
|
|
|
# include <arch/pic32mx/irq_3xx4xx.h>
|
|
|
|
#elif defined(CHIP_PIC32MX5) || defined(CHIP_PIC32MX6) || defined(CHIP_PIC32MX7)
|
|
|
|
# include <arch/pic32mx/irq_5xx6xx7xx.h>
|
|
|
|
#else
|
|
|
|
# error "Unknown PIC32MX family
|
|
|
|
#endif
|
|
|
|
|
2011-05-08 23:38:47 +02:00
|
|
|
/****************************************************************************
|
2011-05-11 01:20:39 +02:00
|
|
|
* Pre-processor Definitions
|
2011-05-08 23:38:47 +02:00
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Public Types
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Inline functions
|
|
|
|
****************************************************************************/
|
|
|
|
|
2011-11-03 02:50:57 +01:00
|
|
|
/****************************************************************************
|
|
|
|
* Name: cp0_getintctl
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Get the CP0 IntCtl register
|
|
|
|
*
|
|
|
|
* Input Parameters:
|
|
|
|
* None
|
|
|
|
*
|
|
|
|
* Returned Value:
|
|
|
|
* None
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
static inline uint32_t cp0_getintctl(void)
|
|
|
|
{
|
2011-11-03 02:58:55 +01:00
|
|
|
register uint32_t intctl;
|
2011-11-03 02:50:57 +01:00
|
|
|
__asm__ __volatile__
|
|
|
|
(
|
|
|
|
"\t.set push\n"
|
|
|
|
"\t.set noat\n"
|
|
|
|
"\t mfc0 %0, $12, 1\n" /* Get CP0 IntCtl register */
|
|
|
|
"\t.set pop\n"
|
2011-11-03 02:58:55 +01:00
|
|
|
: "=r" (intctl)
|
2011-11-03 02:50:57 +01:00
|
|
|
:
|
|
|
|
: "memory"
|
|
|
|
);
|
|
|
|
|
2011-11-09 13:35:24 +01:00
|
|
|
return intctl;
|
2011-11-03 02:50:57 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Name: cp0_putintctl
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Write the CP0 IntCtl register
|
|
|
|
*
|
|
|
|
* Input Parameters:
|
|
|
|
* None
|
|
|
|
*
|
|
|
|
* Returned Value:
|
|
|
|
* None
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
2011-11-03 02:58:55 +01:00
|
|
|
static inline void cp0_putintctl(uint32_t intctl)
|
2011-11-03 02:50:57 +01:00
|
|
|
{
|
|
|
|
__asm__ __volatile__
|
|
|
|
(
|
|
|
|
"\t.set push\n"
|
|
|
|
"\t.set noat\n"
|
|
|
|
"\t.set noreorder\n"
|
|
|
|
"\tmtc0 %0, $12, 1\n" /* Set the IntCtl to the provided value */
|
|
|
|
"\t.set pop\n"
|
2014-04-14 00:22:22 +02:00
|
|
|
:
|
2011-11-03 02:58:55 +01:00
|
|
|
: "r" (intctl)
|
2011-11-03 02:50:57 +01:00
|
|
|
: "memory"
|
|
|
|
);
|
|
|
|
}
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Name: cp0_getebase
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Get the CP0 EBASE register
|
|
|
|
*
|
|
|
|
* Input Parameters:
|
|
|
|
* None
|
|
|
|
*
|
|
|
|
* Returned Value:
|
|
|
|
* None
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
static inline uint32_t cp0_getebase(void)
|
|
|
|
{
|
2011-11-03 02:58:55 +01:00
|
|
|
register uint32_t ebase;
|
2011-11-03 02:50:57 +01:00
|
|
|
__asm__ __volatile__
|
|
|
|
(
|
|
|
|
"\t.set push\n"
|
|
|
|
"\t.set noat\n"
|
|
|
|
"\t mfc0 %0, $15, 1\n" /* Get CP0 EBASE register */
|
|
|
|
"\t.set pop\n"
|
|
|
|
: "=r" (ebase)
|
|
|
|
:
|
|
|
|
: "memory"
|
|
|
|
);
|
|
|
|
|
2011-11-09 13:35:24 +01:00
|
|
|
return ebase;
|
2011-11-03 02:50:57 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Name: cp0_putebase
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Write the CP0 EBASE register
|
|
|
|
*
|
|
|
|
* Input Parameters:
|
|
|
|
* None
|
|
|
|
*
|
|
|
|
* Returned Value:
|
|
|
|
* None
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
static inline void cp0_putebase(uint32_t ebase)
|
|
|
|
{
|
|
|
|
__asm__ __volatile__
|
|
|
|
(
|
|
|
|
"\t.set push\n"
|
|
|
|
"\t.set noat\n"
|
|
|
|
"\t.set noreorder\n"
|
|
|
|
"\tmtc0 %0, $15, 1\n" /* Set the EBASE to the provided value */
|
|
|
|
"\t.set pop\n"
|
2014-04-14 00:22:22 +02:00
|
|
|
:
|
2011-11-03 02:50:57 +01:00
|
|
|
: "r" (ebase)
|
|
|
|
: "memory"
|
|
|
|
);
|
|
|
|
}
|
|
|
|
|
2011-05-08 23:38:47 +02:00
|
|
|
/****************************************************************************
|
2015-10-03 01:42:29 +02:00
|
|
|
* Public Data
|
2011-05-08 23:38:47 +02:00
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Public Function Prototypes
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
#ifdef __cplusplus
|
|
|
|
#define EXTERN extern "C"
|
2015-06-13 03:26:01 +02:00
|
|
|
extern "C"
|
|
|
|
{
|
2011-05-08 23:38:47 +02:00
|
|
|
#else
|
|
|
|
#define EXTERN extern
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#undef EXTERN
|
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif /* __ASSEMBLY__ */
|
|
|
|
#endif /* __ARCH_MIPS_INCLUDE_PIC32MX_IRQ_H */
|