2014-04-22 01:34:05 +02:00
|
|
|
/************************************************************************************
|
2019-08-05 14:04:14 +02:00
|
|
|
* boards/sam4s-xplained-pro/include/board.h
|
2014-04-22 01:34:05 +02:00
|
|
|
*
|
|
|
|
* Copyright (C) 2014 Gregory Nutt. All rights reserved.
|
2014-04-22 21:42:38 +02:00
|
|
|
* Authors: Gregory Nutt <gnutt@nuttx.org>
|
|
|
|
* Bob Doiron
|
2014-04-22 01:34:05 +02:00
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
*
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in
|
|
|
|
* the documentation and/or other materials provided with the
|
|
|
|
* distribution.
|
|
|
|
* 3. Neither the name NuttX nor the names of its contributors may be
|
|
|
|
* used to endorse or promote products derived from this software
|
|
|
|
* without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
|
|
|
|
* FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
|
|
|
|
* COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
|
|
|
|
* BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
|
|
|
|
* OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
|
|
|
|
* AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
|
|
|
|
* ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
************************************************************************************/
|
|
|
|
|
2019-08-05 14:04:14 +02:00
|
|
|
#ifndef __BOARDS_SAM4S_XPLAINED_PRO_INCLUDE_BOARD_H
|
|
|
|
#define __BOARDS_SAM4S_XPLAINED_PRO_INCLUDE_BOARD_H
|
2014-04-22 01:34:05 +02:00
|
|
|
|
|
|
|
/************************************************************************************
|
|
|
|
* Included Files
|
|
|
|
************************************************************************************/
|
|
|
|
|
|
|
|
#include <nuttx/config.h>
|
2014-04-22 17:01:20 +02:00
|
|
|
#include <stdbool.h>
|
2014-04-22 01:34:05 +02:00
|
|
|
|
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
# include <stdint.h>
|
2016-07-22 23:01:00 +02:00
|
|
|
# ifdef CONFIG_SAM34_GPIO_IRQ
|
2014-04-22 01:34:05 +02:00
|
|
|
# include <arch/irq.h>
|
|
|
|
# endif
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/************************************************************************************
|
2015-04-08 17:15:17 +02:00
|
|
|
* Pre-processor Definitions
|
2014-04-22 01:34:05 +02:00
|
|
|
************************************************************************************/
|
|
|
|
|
|
|
|
/* Clocking *************************************************************************/
|
2014-04-22 03:19:56 +02:00
|
|
|
/* After power-on reset, the sam4s device is running on a 4MHz internal RC. These
|
|
|
|
* definitions will configure clocking with MCK = 120MHz, PLLA = 240, and CPU=120MHz.
|
2014-04-22 01:34:05 +02:00
|
|
|
*/
|
|
|
|
|
2014-04-22 03:32:15 +02:00
|
|
|
#define BOARD_32KOSC_FREQUENCY (32768)
|
2014-09-08 14:14:59 +02:00
|
|
|
#define BOARD_SCLK_FREQUENCY (BOARD_32KOSC_FREQUENCY)
|
2014-04-22 03:32:15 +02:00
|
|
|
#define BOARD_MAINOSC_FREQUENCY (12000000)
|
|
|
|
|
2014-09-08 14:16:35 +02:00
|
|
|
/* Main oscillator register settings */
|
|
|
|
|
|
|
|
#define BOARD_CKGR_MOR_MOSCXTST (63 << PMC_CKGR_MOR_MOSCXTST_SHIFT) /* Start-up Time */
|
|
|
|
|
2014-04-22 03:32:15 +02:00
|
|
|
#ifdef CONFIG_SAM34_UDP
|
2014-04-22 01:34:05 +02:00
|
|
|
/* PLLA configuration:
|
|
|
|
*
|
|
|
|
* Source: 12MHz crystall at 12MHz
|
|
|
|
* PLLmul: 10
|
|
|
|
* PLLdiv: 1 (bypassed)
|
2014-04-22 02:15:55 +02:00
|
|
|
* Fpll: (12MHz * 20) / 1 = 240MHz
|
2014-04-22 01:34:05 +02:00
|
|
|
*/
|
|
|
|
|
2014-04-22 03:32:15 +02:00
|
|
|
# define BOARD_CKGR_PLLAR_MUL (19 << PMC_CKGR_PLLAR_MUL_SHIFT)
|
|
|
|
# define BOARD_CKGR_PLLAR_DIV PMC_CKGR_PLLAR_DIV_BYPASS
|
|
|
|
# define BOARD_CKGR_PLLAR_COUNT (63 << PMC_CKGR_PLLAR_COUNT_SHIFT)
|
|
|
|
# define BOARD_PLLA_FREQUENCY (20*BOARD_MAINOSC_FREQUENCY) /* PLLA = 240Mhz */
|
2014-04-22 01:34:05 +02:00
|
|
|
|
|
|
|
/* PMC master clock register settings */
|
|
|
|
|
2014-04-22 03:32:15 +02:00
|
|
|
# define BOARD_PMC_MCKR_CSS PMC_MCKR_CSS_PLLA
|
|
|
|
# define BOARD_PMC_MCKR_PRES PMC_MCKR_PRES_DIV2
|
|
|
|
# define BOARD_MCK_FREQUENCY (BOARD_PLLA_FREQUENCY/2) /* MCK = 120Mhz */
|
|
|
|
# define BOARD_CPU_FREQUENCY (BOARD_PLLA_FREQUENCY/2) /* CPU = 120Mhz */
|
2014-04-22 01:34:05 +02:00
|
|
|
|
|
|
|
/* USB UTMI PLL start-up time */
|
|
|
|
|
2014-04-22 03:32:15 +02:00
|
|
|
# define BOARD_CKGR_UCKR_UPLLCOUNT (3 << PMC_CKGR_UCKR_UPLLCOUNT_SHIFT)
|
|
|
|
|
|
|
|
#else
|
|
|
|
/* PLLA configuration:
|
|
|
|
*
|
|
|
|
* Source: 12MHz crystall at 12MHz
|
|
|
|
* PLLmul: 10
|
|
|
|
* PLLdiv: 1 (bypassed)
|
|
|
|
* Fpll: (12MHz * 10) / 1 = 120MHz
|
|
|
|
*/
|
|
|
|
|
|
|
|
# define BOARD_CKGR_PLLAR_MUL (9 << PMC_CKGR_PLLAR_MUL_SHIFT)
|
|
|
|
# define BOARD_CKGR_PLLAR_DIV PMC_CKGR_PLLAR_DIV_BYPASS
|
|
|
|
# define BOARD_CKGR_PLLAR_COUNT (63 << PMC_CKGR_PLLAR_COUNT_SHIFT)
|
|
|
|
# define BOARD_PLLA_FREQUENCY (10*BOARD_MAINOSC_FREQUENCY) /* PLLA = 120Mhz */
|
|
|
|
|
|
|
|
/* PMC master clock register settings */
|
|
|
|
|
|
|
|
# define BOARD_PMC_MCKR_CSS PMC_MCKR_CSS_PLLA
|
|
|
|
# define BOARD_PMC_MCKR_PRES PMC_MCKR_PRES_DIV1
|
|
|
|
# define BOARD_MCK_FREQUENCY (BOARD_PLLA_FREQUENCY) /* MCK = 120Mhz */
|
|
|
|
# define BOARD_CPU_FREQUENCY (BOARD_PLLA_FREQUENCY) /* CPU = 120Mhz */
|
|
|
|
#endif
|
2014-04-22 01:34:05 +02:00
|
|
|
|
|
|
|
/* HSMCI clocking
|
|
|
|
*
|
|
|
|
* Multimedia Card Interface clock (MCCK or MCI_CK) is Master Clock (MCK)
|
|
|
|
* divided by (2*(CLKDIV+1)).
|
|
|
|
*
|
|
|
|
* MCI_SPEED = MCK / (2*(CLKDIV+1))
|
|
|
|
* CLKDIV = MCI / MCI_SPEED / 2 - 1
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* MCK = 120MHz, CLKDIV = 149, MCI_SPEED = 120MHz / 2 * (149+1) = 400 KHz */
|
|
|
|
|
2014-04-22 03:32:15 +02:00
|
|
|
#define HSMCI_INIT_CLKDIV (149 << HSMCI_MR_CLKDIV_SHIFT)
|
2014-04-22 01:34:05 +02:00
|
|
|
|
2014-04-22 02:15:55 +02:00
|
|
|
/* MCK = 120MHz, CLKDIV = 3, MCI_SPEED = 120MHz / 2 * (3+1) = 15 MHz */
|
2014-04-22 01:34:05 +02:00
|
|
|
|
2014-04-22 03:32:15 +02:00
|
|
|
#define HSMCI_MMCXFR_CLKDIV (3 << HSMCI_MR_CLKDIV_SHIFT)
|
2014-04-22 01:34:05 +02:00
|
|
|
|
|
|
|
/* MCK = 120MHz, CLKDIV = 0, MCI_SPEED = 120MHz / 2 * (2+1) = 20 MHz */
|
|
|
|
|
2014-04-22 03:32:15 +02:00
|
|
|
#define HSMCI_SDXFR_CLKDIV (2 << HSMCI_MR_CLKDIV_SHIFT)
|
|
|
|
#define HSMCI_SDWIDEXFR_CLKDIV HSMCI_SDXFR_CLKDIV
|
2014-04-22 02:15:55 +02:00
|
|
|
|
2014-04-22 15:52:08 +02:00
|
|
|
#ifdef CONFIG_SAM34_UDP
|
2014-04-22 02:15:55 +02:00
|
|
|
/* The PLL clock (USB_48M or UDPCK) is driven from the output of the PLL,
|
|
|
|
* PLLACK. The PLL clock must be 48MHz. PLLACK can be divided down via the
|
|
|
|
* PMC USB register to provide the PLL clock. So in order to use the USB
|
|
|
|
* feature, the PLL output must be a multiple of 48MHz.
|
|
|
|
*
|
|
|
|
* PLLACK = 240MHz, USBDIV=4, USB_48M = 240 MHz / (4 + 1) = 48MHz
|
|
|
|
* PLLACK = 192MHz, USBDIV=5, USB_48M = 192 MHz / (3 + 1) = 48MHz
|
|
|
|
*/
|
|
|
|
|
2014-04-22 15:52:08 +02:00
|
|
|
# define BOARD_PMC_USBS (0)
|
|
|
|
# define BOARD_PMC_USBDIV (4 << PMC_USB_USBDIV_SHIFT)
|
|
|
|
#endif
|
2014-04-22 01:34:05 +02:00
|
|
|
|
|
|
|
/* FLASH wait states:
|
|
|
|
*
|
|
|
|
* DC Characteristics
|
|
|
|
*
|
|
|
|
* Parameter Min Typ Max
|
|
|
|
* ---------------------- ----- ----- ----
|
|
|
|
* Vddcore DC Supply Core 1.08V 1.2V 1.32V
|
|
|
|
* Vvddio DC Supply I/Os 1.62V 3.3V 3.6V
|
|
|
|
*
|
|
|
|
* Wait Maximum
|
|
|
|
* Vddcore Vvddio States Frequency (MHz)
|
|
|
|
* ------- ---------- ------ ---------------
|
|
|
|
* 1.08V 1.62-3.6V 0 16
|
|
|
|
* " " " "-" " 1 33
|
|
|
|
* " " " "-" " 2 50
|
|
|
|
* " " " "-" " 3 67
|
|
|
|
* " " " "-" " 4 84
|
|
|
|
* " " " "-" " 5 100
|
|
|
|
* 1.08V 2.7-3.6V 0 20
|
|
|
|
* " " " "-" " 1 40
|
|
|
|
* " " " "-" " 2 60
|
|
|
|
* " " " "-" " 3 80
|
|
|
|
* " " " "-" " 4 100
|
|
|
|
* 1.2V 1.62-3.6V 0 17
|
|
|
|
* " " " "-" " 1 34
|
|
|
|
* " " " "-" " 2 52
|
|
|
|
* " " " "-" " 3 69
|
|
|
|
* " " " "-" " 4 87
|
|
|
|
* " " " "-" " 5 104
|
|
|
|
* " " " "-" " 6 121
|
|
|
|
* 1.2V 2.7-3.6V 0 21
|
|
|
|
* " " " "-" " 1 42
|
|
|
|
* " " " "-" " 2 63
|
|
|
|
* " " " "-" " 3 84
|
|
|
|
* " " " "-" " 4 105
|
|
|
|
* " " " "-" " 5 123 << SELECTION
|
|
|
|
*/
|
|
|
|
|
2014-04-22 03:32:15 +02:00
|
|
|
#define BOARD_FWS 5
|
2014-04-22 01:34:05 +02:00
|
|
|
|
|
|
|
/* LED definitions ******************************************************************/
|
|
|
|
/* There are two LEDs on board the SAM4S Xplained Pro board, One of these can be
|
|
|
|
* controlled by software in the SAM4S:
|
|
|
|
*
|
|
|
|
* LED GPIO
|
|
|
|
* ---------------- -----
|
2014-06-30 16:25:16 +02:00
|
|
|
* D301 Yellow LED PC23
|
2014-04-22 01:34:05 +02:00
|
|
|
*
|
|
|
|
* Both can be illuminated by driving the GPIO output to ground (low).
|
|
|
|
*/
|
|
|
|
|
2015-11-01 17:53:34 +01:00
|
|
|
/* LED index values for use with board_userled() */
|
2014-04-22 01:34:05 +02:00
|
|
|
|
|
|
|
#define BOARD_D301 0
|
|
|
|
#define BOARD_NLEDS 1
|
|
|
|
|
2015-11-01 17:53:34 +01:00
|
|
|
/* LED bits for use with board_userled_all() */
|
2014-04-22 01:34:05 +02:00
|
|
|
|
|
|
|
#define BOARD_D301_BIT (1 << BOARD_D301)
|
|
|
|
|
|
|
|
/* These LEDs are not used by the board port unless CONFIG_ARCH_LEDS is
|
|
|
|
* defined. In that case, the usage by the board port is defined in
|
|
|
|
* include/board.h and src/up_leds.c. The LEDs are used to encode OS-related
|
|
|
|
* events as follows:
|
|
|
|
*
|
|
|
|
* SYMBOL Val Meaning LED state
|
|
|
|
* D301
|
|
|
|
* ----------------------- --- ----------------------- -------------- */
|
|
|
|
#define LED_STARTED 0 /* NuttX has been started OFF */
|
|
|
|
#define LED_HEAPALLOCATE 0 /* Heap has been allocated OFF */
|
|
|
|
#define LED_IRQSENABLED 0 /* Interrupts enabled OFF */
|
2014-04-30 22:05:44 +02:00
|
|
|
#define LED_STACKCREATED 1 /* Idle stack created ON */
|
|
|
|
#define LED_INIRQ 2 /* In an interrupt OFF */
|
|
|
|
#define LED_SIGNAL 2 /* In a signal handler OFF */
|
|
|
|
#define LED_ASSERTION 4 /* An assertion failed No change */
|
|
|
|
#define LED_PANIC 3 /* The system has crashed Flash @ 250ms */
|
|
|
|
#define LED_IDLE 4 /* MCU is is sleep mode Not used */
|
2014-04-22 01:34:05 +02:00
|
|
|
|
2014-05-05 22:38:29 +02:00
|
|
|
#define LED_D301_OFF true /* GPIO high for OFF */
|
|
|
|
#define LED_D301_ON false /* GPIO low for ON */
|
|
|
|
|
2014-04-22 01:34:05 +02:00
|
|
|
/* Thus if D301 is statically on, NuttX has successfully booted and is,
|
2014-06-30 16:25:16 +02:00
|
|
|
* apparently, running normally.
|
2014-04-22 01:34:05 +02:00
|
|
|
*/
|
|
|
|
|
|
|
|
/* Button definitions ***************************************************************/
|
|
|
|
/* Mechanical buttons:
|
|
|
|
*
|
|
|
|
* The SAM4S Xplained Pro has two mechanical buttons. One button is the RESET button
|
|
|
|
* connected to the SAM4S reset line and the other is a generic user configurable
|
|
|
|
* button labeled SW0. When a button is pressed it will drive the I/O line to GND.
|
|
|
|
*
|
|
|
|
* PA2 SW0
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define BUTTON_SW0 0
|
|
|
|
#define NUM_BUTTONS 1
|
|
|
|
|
|
|
|
#define BUTTON_SW0_BIT (1 << BUTTON_SW0)
|
|
|
|
|
2019-08-05 14:04:14 +02:00
|
|
|
#endif /* __BOARDS_SAM4S_XPLAINED_PRO_INCLUDE_BOARD_H */
|