/**************************************************************************** * boards/arm/sam34/sam4s-xplained/src/sam_sram.c * * Licensed to the Apache Software Foundation (ASF) under one or more * contributor license agreements. See the NOTICE file distributed with * this work for additional information regarding copyright ownership. The * ASF licenses this file to you under the Apache License, Version 2.0 (the * "License"); you may not use this file except in compliance with the * License. You may obtain a copy of the License at * * http://www.apache.org/licenses/LICENSE-2.0 * * Unless required by applicable law or agreed to in writing, software * distributed under the License is distributed on an "AS IS" BASIS, WITHOUT * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the * License for the specific language governing permissions and limitations * under the License. * ****************************************************************************/ /**************************************************************************** * Included Files ****************************************************************************/ #include #include #include "arm_internal.h" #include "sam4s_periphclks.h" #include "hardware/sam_smc.h" #include "sam4s-xplained.h" #ifdef CONFIG_SAM34_EXTSRAM0 /**************************************************************************** * Pre-processor Definitions ****************************************************************************/ #define NPINS (3+8+19+1) /**************************************************************************** * Private Data ****************************************************************************/ static const gpio_pinset_t g_srampins[NPINS] = { GPIO_SMC_NCS0, GPIO_SMC_NRD, GPIO_SMC_NWE, GPIO_SMC_D0, GPIO_SMC_D1, GPIO_SMC_D2, GPIO_SMC_D3, GPIO_SMC_D4, GPIO_SMC_D5, GPIO_SMC_D6, GPIO_SMC_D7, GPIO_SMC_A0, GPIO_SMC_A1, GPIO_SMC_A2, GPIO_SMC_A3, GPIO_SMC_A4, GPIO_SMC_A5, GPIO_SMC_A6, GPIO_SMC_A7, GPIO_SMC_A8, GPIO_SMC_A9, GPIO_SMC_A10, GPIO_SMC_A11, GPIO_SMC_A12, GPIO_SMC_A13, GPIO_SMC_A14, GPIO_SMC_A15, GPIO_SMC_A16, GPIO_SMC_A17, GPIO_SMC_A18, GPIO_EBI_NLB }; /**************************************************************************** * Private Functions ****************************************************************************/ /**************************************************************************** * Public Functions ****************************************************************************/ /**************************************************************************** * Name: sam_sram_initialize * * Description: * Configure and enable SRAM on board the SAM4S Xplained * ****************************************************************************/ void sam_sram_initialize(void) { int i; /* Configure GPIO pins (leaving SRAM in the disabled state) */ for (i = 0; i < NPINS; i++) { sam_configgpio(g_srampins[i]); } /* Enable PMC clock to the SMC */ sam_smc_enableclk(); /* Configure SMC setup timing */ putreg32(SMCCS_SETUP_NWESETUP(1) | SMCCS_SETUP_NCSWRSETUP(1) | SMCCS_SETUP_NRDSETUP(1) | SMCCS_SETUP_NCSRDSETUP(1), SAM_SMCCS0_SETUP); /* Configure the SMC pulse timing */ putreg32(SMCCS_PULSE_NWEPULSE(6) | SMCCS_PULSE_NCSWRPULSE(6) | SMCCS_PULSE_NRDPULSE(6) | SMCCS_PULSE_NCSRDPULSE(6), SAM_SMCCS0_PULSE); /* Configure the SMC cycle timing */ putreg32(SMCCS_CYCLE_NWECYCLE(7) | SMCCS_CYCLE_NRDCYCLE(7), SAM_SMCCS0_CYCLE); /* Configure the SMC mode */ putreg32(SMCCS_MODE_READMODE | SMCCS_MODE_WRITEMODE, SAM_SMCCS0_MODE); /* Enable SRAM access (active low) */ sam_gpiowrite(GPIO_EBI_NLB, false); } #endif /* CONFIG_SAM34_EXTSRAM0 */