68cd957c62
for compliance references should be moved after the license header Signed-off-by: Alin Jerpelea <alin.jerpelea@sony.com>
141 lines
5.2 KiB
ArmAsm
141 lines
5.2 KiB
ArmAsm
/****************************************************************************
|
|
* arch/arm/src/armv7-r/cp15_coherent_dcache.S
|
|
*
|
|
* Copyright (C) 2015, 2017 Gregory Nutt. All rights reserved.
|
|
* Author: Gregory Nutt <gnutt@nuttx.org>
|
|
*
|
|
* Portions of this file derive from Atmel sample code for the SAMA5D3
|
|
* Cortex-A5 which also has a modified BSD-style license:
|
|
*
|
|
* Copyright (c) 2012, Atmel Corporation
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions
|
|
* are met:
|
|
*
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer.
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in
|
|
* the documentation and/or other materials provided with the
|
|
* distribution.
|
|
* 3. Neither the name NuttX nor Atmel nor the names of the contributors may
|
|
* be used to endorse or promote products derived from this software
|
|
* without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
|
|
* FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
|
|
* COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
|
|
* BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
|
|
* OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
|
|
* AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
|
|
* ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
*
|
|
****************************************************************************/
|
|
|
|
/* References:
|
|
*
|
|
* "Cortex-A5 MPCore, Technical Reference Manual", Revision: r0p1,
|
|
* Copyright (c) 2010 ARM. All rights reserved. ARM DDI 0434B (ID101810)
|
|
* "ARM Architecture Reference Manual, ARMv7-A and ARMv7-R edition",
|
|
* Copyright (c) 1996-1998, 2000, 2004-2012 ARM. All rights reserved. ARM
|
|
* DDI 0406C.b (ID072512)
|
|
*/
|
|
|
|
/****************************************************************************
|
|
* Included Files
|
|
****************************************************************************/
|
|
|
|
#include "cp15.h"
|
|
|
|
.file "cp15_coherent_dcache.S"
|
|
|
|
/****************************************************************************
|
|
* Pre-processor Definitions
|
|
****************************************************************************/
|
|
|
|
/****************************************************************************
|
|
* Public Symbols
|
|
****************************************************************************/
|
|
|
|
.globl cp15_coherent_dcache
|
|
|
|
/****************************************************************************
|
|
* Public Functions
|
|
****************************************************************************/
|
|
|
|
.text
|
|
|
|
/****************************************************************************
|
|
* Name: cp15_coherent_dcache
|
|
*
|
|
* Description:
|
|
* Ensure that the I and D caches are coherent within specified region
|
|
* by cleaning the D cache (i.e., flushing the D cache contents to memory
|
|
* and invalidating the I cache. This is typically used when code has been
|
|
* written to a memory region, and will be executed.
|
|
*
|
|
* Input Parameters:
|
|
* start - virtual start address of region
|
|
* end - virtual end address of region + 1
|
|
*
|
|
* Returned Value:
|
|
* None
|
|
*
|
|
****************************************************************************/
|
|
|
|
.globl cp15_coherent_dcache
|
|
.type cp15_coherent_dcache, function
|
|
|
|
cp15_coherent_dcache:
|
|
mrc CP15_CTR(r3) /* Read the Cache Type Register */
|
|
lsr r3, r3, #16 /* Isolate the DMinLine field */
|
|
and r3, r3, #0xf
|
|
mov r2, #4
|
|
mov r2, r2, lsl r3 /* Get the cache line size in bytes */
|
|
|
|
sub r3, r2, #1 /* R3=Cache line size mask */
|
|
bic r12, r0, r3 /* R12=aligned start address */
|
|
|
|
/* Loop, flushing each D cache line to memory */
|
|
1:
|
|
mcr CP15_DCCMVAU(r12) /* Clean data or unified cache line by VA to PoU */
|
|
add r12, r12, r2 /* R12=Next cache line */
|
|
cmp r12, r1 /* Loop until all cache lines have been cleaned */
|
|
blo 1b
|
|
|
|
dsb
|
|
|
|
mrc CP15_CTR(r3) /* Read the Cache Type Register */
|
|
and r3, r3, #0xf /* Isolate the IminLine field */
|
|
mov r2, #4
|
|
mov r2, r2, lsl r3 /* Get the cache line size in bytes */
|
|
|
|
sub r3, r2, #1 /* R3=Cache line size mask */
|
|
bic r12, r0, r3 /* R12=aligned start address */
|
|
|
|
/* Loop, invalidating each I cache line to memory */
|
|
1:
|
|
mcr CP15_ICIMVAU(r12) /* Invalidate instruction cache by VA to PoU */
|
|
add r12, r12, r2 /* R12=Next cache line */
|
|
cmp r12, r1 /* Loop until all cache lines have been invalidated */
|
|
blo 1b
|
|
|
|
mov r0, #0
|
|
#ifdef CONFIG_SMP
|
|
mcr CP15_BPIALLIS(r0) /* Invalidate entire branch predictor array Inner Shareable */
|
|
#endif
|
|
mcr CP15_BPIALL(r0) /* Invalidate all branch predictors */
|
|
|
|
dsb
|
|
isb
|
|
bx lr
|
|
.size cp15_coherent_dcache, . - cp15_coherent_dcache
|
|
.end
|