nuttx/arch/arm/include/lpc17xx_40xx/chip.h

469 lines
27 KiB
C
Raw Normal View History

/****************************************************************************
* arch/arm/include/lpc17xx_40xx/chip.h
*
* Licensed to the Apache Software Foundation (ASF) under one or more
* contributor license agreements. See the NOTICE file distributed with
* this work for additional information regarding copyright ownership. The
* ASF licenses this file to you under the Apache License, Version 2.0 (the
* "License"); you may not use this file except in compliance with the
* License. You may obtain a copy of the License at
*
* http://www.apache.org/licenses/LICENSE-2.0
*
* Unless required by applicable law or agreed to in writing, software
* distributed under the License is distributed on an "AS IS" BASIS, WITHOUT
* WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the
* License for the specific language governing permissions and limitations
* under the License.
*
****************************************************************************/
#ifndef __ARCH_ARM_INCLUDE_LPC17XX_40XX_CHIP_H
#define __ARCH_ARM_INCLUDE_LPC17XX_40XX_CHIP_H
/****************************************************************************
* Included Files
****************************************************************************/
#include <nuttx/config.h>
/****************************************************************************
* Pre-processor Prototypes
****************************************************************************/
/* Get customizations for each supported chip */
#if defined(CONFIG_ARCH_CHIP_LPC1751)
# define LPC176x 1 /* LPC175/6 family */
# undef LPC178x_40xx /* Not LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (32*1024) /* 32Kb */
# define LPC17_40_SRAM_SIZE (8*1024) /* 8Kb */
# define LPC17_40_CPUSRAM_SIZE (8*1024)
# undef LPC17_40_HAVE_BANK0 /* No AHB SRAM bank 0 */
# undef LPC17_40_HAVE_BANK1 /* No AHB SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 0 /* No Ethernet controller */
# define LPC17_40_NUSBHOST 0 /* No USB host controller */
# define LPC17_40_NUSBOTG 0 /* No USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# define LPC17_40_NCAN 1 /* One CAN controller */
# define LPC17_40_NI2S 0 /* No I2S modules */
# define LPC17_40_NDAC 0 /* No DAC module */
#elif defined(CONFIG_ARCH_CHIP_LPC1752)
# define LPC176x 1 /* LPC175/6 family */
# undef LPC178x_40xx /* Not LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (64*1024) /* 65Kb */
# define LPC17_40_SRAM_SIZE (16*1024) /* 16Kb */
# define LPC17_40_CPUSRAM_SIZE (16*1024)
# undef LPC17_40_HAVE_BANK0 /* No AHB SRAM bank 0 */
# undef LPC17_40_HAVE_BANK1 /* No AHB SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 0 /* No Ethernet controller */
# define LPC17_40_NUSBHOST 0 /* No USB host controller */
# define LPC17_40_NUSBOTG 0 /* No USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# define LPC17_40_NCAN 1 /* One CAN controller */
# define LPC17_40_NI2S 0 /* No I2S modules */
# define LPC17_40_NDAC 0 /* No DAC module */
#elif defined(CONFIG_ARCH_CHIP_LPC1754)
# define LPC176x 1 /* LPC175/6 family */
# undef LPC178x_40xx /* Not LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (128*1024) /* 128Kb */
# define LPC17_40_SRAM_SIZE (32*1024) /* 32Kb */
# define LPC17_40_CPUSRAM_SIZE (16*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have AHB SRAM bank 0 */
# undef LPC17_40_HAVE_BANK1 /* No AHB SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 0 /* No Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# define LPC17_40_NCAN 1 /* One CAN controller */
# define LPC17_40_NI2S 0 /* No I2S modules */
# define LPC17_40_NDAC 1 /* One DAC module */
#elif defined(CONFIG_ARCH_CHIP_LPC1756)
# define LPC176x 1 /* LPC175/6 family */
# undef LPC178x_40xx /* Not LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (256*1024) /* 256Kb */
# define LPC17_40_SRAM_SIZE (32*1024) /* 32Kb */
# define LPC17_40_CPUSRAM_SIZE (16*1024)
# define LPC17_40_HAVE_BANK0 1 /* No AHB SRAM bank 0 */
# undef LPC17_40_HAVE_BANK1 /* No AHB SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 0 /* No Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# define LPC17_40_NCAN 2 /* Two CAN controllers */
# define LPC17_40_NI2S 1 /* One I2S module */
# define LPC17_40_NDAC 1 /* One DAC module */
#elif defined(CONFIG_ARCH_CHIP_LPC1758)
# define LPC176x 1 /* LPC175/6 family */
# undef LPC178x_40xx /* Not LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (512*1024) /* 512Kb */
# define LPC17_40_SRAM_SIZE (64*1024) /* 64Kb */
# define LPC17_40_CPUSRAM_SIZE (32*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have AHB SRAM bank 0 */
# define LPC17_40_HAVE_BANK1 1 /* Have AHB SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 1 /* One Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# define LPC17_40_NCAN 2 /* Two CAN controllers */
# define LPC17_40_NI2S 1 /* One I2S module */
# define LPC17_40_NDAC 1 /* One DAC module */
#elif defined(CONFIG_ARCH_CHIP_LPC1759)
# define LPC176x 1 /* LPC175/6 family */
# undef LPC178x_40xx /* Not LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (512*1024) /* 512Kb */
# define LPC17_40_SRAM_SIZE (64*1024) /* 64Kb */
# define LPC17_40_CPUSRAM_SIZE (32*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have AHB SRAM bank 0 */
# define LPC17_40_HAVE_BANK1 1 /* Have AHB SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 0 /* No Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# define LPC17_40_NCAN 2 /* Two CAN controllers */
# define LPC17_40_NI2S 1 /* One I2S module */
# define LPC17_40_NDAC 1 /* One DAC module */
#elif defined(CONFIG_ARCH_CHIP_LPC1764)
# define LPC176x 1 /* LPC175/6 family */
# undef LPC178x_40xx /* Not LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (128*1024) /* 128Kb */
# define LPC17_40_SRAM_SIZE (32*1024) /* 32Kb */
# define LPC17_40_CPUSRAM_SIZE (16*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have AHB SRAM bank 0 */
# undef LPC17_40_HAVE_BANK1 /* No AHB SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 1 /* One Ethernet controller */
# define LPC17_40_NUSBHOST 0 /* No USB host controller */
# define LPC17_40_NUSBOTG 0 /* No USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# define LPC17_40_NCAN 2 /* Two CAN controllers */
# define LPC17_40_NI2S 0 /* No I2S modules */
# define LPC17_40_NDAC 0 /* No DAC module */
#elif defined(CONFIG_ARCH_CHIP_LPC1765)
# define LPC176x 1 /* LPC175/6 family */
# undef LPC178x_40xx /* Not LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (256*1024) /* 256Kb */
# define LPC17_40_SRAM_SIZE (64*1024) /* 64Kb */
# define LPC17_40_CPUSRAM_SIZE (32*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have AHB SRAM bank 0 */
# define LPC17_40_HAVE_BANK1 1 /* Have AHB SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 0 /* No Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# define LPC17_40_NCAN 2 /* Two CAN controllers */
# define LPC17_40_NI2S 1 /* One I2S module */
# define LPC17_40_NDAC 1 /* One DAC module */
#elif defined(CONFIG_ARCH_CHIP_LPC1766)
# define LPC176x 1 /* LPC175/6 family */
# undef LPC178x_40xx /* Not LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (256*1024) /* 256Kb */
# define LPC17_40_SRAM_SIZE (64*1024) /* 64Kb */
# define LPC17_40_CPUSRAM_SIZE (32*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have AHB SRAM bank 0 */
# define LPC17_40_HAVE_BANK1 1 /* Have AHB SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 1 /* One Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# define LPC17_40_NCAN 2 /* Two CAN controllers */
# define LPC17_40_NI2S 1 /* One I2S module */
# define LPC17_40_NDAC 1 /* One DAC module */
#elif defined(CONFIG_ARCH_CHIP_LPC1767)
# define LPC176x 1 /* LPC175/6 family */
# undef LPC178x_40xx /* Not LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (512*1024) /* 512Kb */
# define LPC17_40_SRAM_SIZE (64*1024) /* 64Kb */
# define LPC17_40_CPUSRAM_SIZE (32*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have AHB SRAM bank 0 */
# define LPC17_40_HAVE_BANK1 1 /* Have AHB SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 1 /* One Ethernet controller */
# define LPC17_40_NUSBHOST 0 /* No USB host controller */
# define LPC17_40_NUSBOTG 0 /* No USB OTG controller */
# define LPC17_40_NUSBDEV 0 /* No USB device controller */
# define LPC17_40_NCAN 0 /* No CAN controllers */
# define LPC17_40_NI2S 1 /* One I2S module */
# define LPC17_40_NDAC 1 /* One DAC module */
#elif defined(CONFIG_ARCH_CHIP_LPC1769) || defined(CONFIG_ARCH_CHIP_LPC1768)
# define LPC176x 1 /* LPC175/6 family */
# undef LPC178x_40xx /* Not LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (512*1024) /* 512Kb */
# define LPC17_40_SRAM_SIZE (64*1024) /* 64Kb */
# define LPC17_40_CPUSRAM_SIZE (32*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have AHB SRAM bank 0 */
# define LPC17_40_HAVE_BANK1 1 /* Have AHB SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 1 /* One Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# define LPC17_40_NCAN 2 /* Two CAN controllers */
# define LPC17_40_NI2S 1 /* One I2S module */
# define LPC17_40_NDAC 1 /* One DAC module */
#elif defined(CONFIG_ARCH_CHIP_LPC1773)
# undef LPC176x /* Not LPC175/6 family */
# define LPC178x_40xx 1 /* LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (128*1024) /* 128Kb */
# define LPC17_40_SRAM_SIZE (40*1024) /* 40Kb */
# define LPC17_40_CPUSRAM_SIZE (32*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have Peripheral SRAM bank 0 */
# undef LPC17_40_HAVE_BANK1 /* No Peripheral SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 1 /* One Ethernet controller */
# undef LPC17_40_NUSBHOST /* No USB host controller */
# undef LPC17_40_NUSBOTG /* No USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# define LPC17_40_HAVE_SPIFI 1 /* Have SPIFI interface */
# undef LPC17_40_HAVE_LCD /* No LCD controller */
# undef LPC17_40_HAVE_QEI /* No QEI interface */
# undef LPC17_40_HAVE_SD /* No SD controller */
#elif defined(CONFIG_ARCH_CHIP_LPC1774)
# undef LPC176x /* Not LPC175/6 family */
# define LPC178x_40xx 1 /* LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (128*1024) /* 128Kb */
# define LPC17_40_SRAM_SIZE (40*1024) /* 40Kb */
# define LPC17_40_CPUSRAM_SIZE (32*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have Peripheral SRAM bank 0*/
# undef LPC17_40_HAVE_BANK1 /* Have Peripheral SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 1 /* One Ethernet controller */
# undef LPC17_40_NUSBHOST /* One USB host controller */
# undef LPC17_40_NUSBOTG /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# undef LPC17_40_HAVE_SPIFI /* Have SPIFI interface */
# undef LPC17_40_HAVE_LCD /* No LCD controller */
# define LPC17_40_HAVE_QEI 1 /* One QEI interface */
# define LPC17_40_HAVE_SD 1 /* One SD controller */
#elif defined(CONFIG_ARCH_CHIP_LPC1776)
# undef LPC176x /* Not LPC175/6 family */
# define LPC178x_40xx 1 /* LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (256*1024) /* 256Kb */
# define LPC17_40_SRAM_SIZE (80*1024) /* 80Kb */
# define LPC17_40_CPUSRAM_SIZE (64*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have Peripheral SRAM bank 0 */
# undef LPC17_40_HAVE_BANK1 /* Have Peripheral SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 1 /* One Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# undef LPC17_40_HAVE_SPIFI /* Have SPIFI interface */
# undef LPC17_40_HAVE_LCD /* No LCD controller */
# define LPC17_40_HAVE_QEI 1 /* One QEI interface */
# define LPC17_40_HAVE_SD 1 /* One SD controller */
#elif defined(CONFIG_ARCH_CHIP_LPC1777)
# undef LPC176x /* Not LPC175/6 family */
# define LPC178x_40xx 1 /* LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (512*1024) /* 512Kb */
# define LPC17_40_SRAM_SIZE (96*1024) /* 96Kb */
# define LPC17_40_CPUSRAM_SIZE (64*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have Peripheral SRAM bank 0 */
# define LPC17_40_HAVE_BANK1 1 /* Have Peripheral SRAM bank 1 */
# undef LPC17_40_NETHCONTROLLERS /* No Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# undef LPC17_40_HAVE_SPIFI /* Have SPIFI interface */
# undef LPC17_40_HAVE_LCD /* No LCD controller */
# define LPC17_40_HAVE_QEI 1 /* One QEI interface */
# define LPC17_40_HAVE_SD 1 /* One SD controller */
#elif defined(CONFIG_ARCH_CHIP_LPC1778)
# undef LPC176x /* Not LPC175/6 family */
# define LPC178x_40xx 1 /* LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (512*1024) /* 512Kb */
# define LPC17_40_SRAM_SIZE (96*1024) /* 64Kb */
# define LPC17_40_CPUSRAM_SIZE (64*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have Peripheral SRAM bank 0 */
# define LPC17_40_HAVE_BANK1 1 /* Have Peripheral SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 1 /* One Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# undef LPC17_40_HAVE_SPIFI /* Have SPIFI interface */
# undef LPC17_40_HAVE_LCD /* No LCD controller */
# define LPC17_40_HAVE_QEI 1 /* One QEI interface */
# define LPC17_40_HAVE_SD 1 /* One SD controller */
#elif defined(CONFIG_ARCH_CHIP_LPC1785)
# undef LPC176x /* Not LPC175/6 family */
# define LPC178x_40xx 1 /* LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (256*1024) /* 256Kb */
# define LPC17_40_SRAM_SIZE (80*1024) /* 80Kb */
# define LPC17_40_CPUSRAM_SIZE (64*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have Peripheral SRAM bank 0 */
# undef LPC17_40_HAVE_BANK1 /* Have Peripheral SRAM bank 1 */
# undef LPC17_40_NETHCONTROLLERS /* No Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# undef LPC17_40_HAVE_SPIFI /* Have SPIFI interface */
# define LPC17_40_HAVE_LCD 1 /* One LCD controller */
# undef LPC17_40_HAVE_QEI /* One QEI interface */
# define LPC17_40_HAVE_SD 1 /* One SD controller */
#elif defined(CONFIG_ARCH_CHIP_LPC1786)
# undef LPC176x /* Not LPC175/6 family */
# define LPC178x_40xx 1 /* LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (256*1024) /* 256Kb */
# define LPC17_40_SRAM_SIZE (80*1024) /* 80Kb */
# define LPC17_40_CPUSRAM_SIZE (64*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have Peripheral SRAM bank 0 */
# undef LPC17_40_HAVE_BANK1 /* Have Peripheral SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 1 /* One Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# undef LPC17_40_HAVE_SPIFI /* Have SPIFI interface */
# define LPC17_40_HAVE_LCD 1 /* One LCD controller */
# define LPC17_40_HAVE_QEI 1 /* One QEI interface */
# define LPC17_40_HAVE_SD 1 /* One SD controller */
#elif defined(CONFIG_ARCH_CHIP_LPC1787)
# undef LPC176x /* Not LPC175/6 family */
# define LPC178x_40xx 1 /* LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (512*1024) /* 512Kb */
# define LPC17_40_SRAM_SIZE (96*1024) /* 96Kb */
# define LPC17_40_CPUSRAM_SIZE (64*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have Peripheral SRAM bank 0 */
# define LPC17_40_HAVE_BANK1 1 /* Have Peripheral SRAM bank 1 */
# undef LPC17_40_NETHCONTROLLERS /* No Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# undef LPC17_40_HAVE_SPIFI /* Have SPIFI interface */
# define LPC17_40_HAVE_LCD 1 /* One LCD controller */
# define LPC17_40_HAVE_QEI 1 /* One QEI interface */
# define LPC17_40_HAVE_SD 1 /* One SD controller */
#elif defined(CONFIG_ARCH_CHIP_LPC1788)
# undef LPC176x /* Not LPC175/6 family */
# define LPC178x_40xx 1 /* LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (512*1024) /* 512Kb */
# define LPC17_40_SRAM_SIZE (96*1024) /* 96Kb */
# define LPC17_40_CPUSRAM_SIZE (64*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have Peripheral SRAM bank 0 */
# define LPC17_40_HAVE_BANK1 1 /* Have Peripheral SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 1 /* One Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# undef LPC17_40_HAVE_SPIFI /* Have SPIFI interface */
# define LPC17_40_HAVE_LCD 1 /* One LCD controller */
# define LPC17_40_HAVE_QEI 1 /* One QEI interface */
# define LPC17_40_HAVE_SD 1 /* One SD controller */
#elif defined(CONFIG_ARCH_CHIP_LPC4072)
# undef LPC176x /* Not LPC175/6 family */
# define LPC178x_40xx 1 /* LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (64*1024) /* 64Kb */
# define LPC17_40_SRAM_SIZE (24*1024) /* 24Kb */
# define LPC17_40_CPUSRAM_SIZE (16*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have Peripheral SRAM bank 0 */
# undef LPC17_40_HAVE_BANK1 /* No Peripheral SRAM bank 1 */
# undef LPC17_40_NETHCONTROLLERS /* No Ethernet controller */
# undef LPC17_40_NUSBHOST /* No USB host controller */
# undef LPC17_40_NUSBOTG /* No USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# define LPC17_40_HAVE_SPIFI 1 /* Have SPIFI interface */
# undef LPC17_40_HAVE_LCD /* No LCD controller */
# undef LPC17_40_HAVE_QEI /* No QEI interface */
# undef LPC17_40_HAVE_SD /* No SD controller */
#elif defined(CONFIG_ARCH_CHIP_LPC4074)
# undef LPC176x /* Not LPC175/6 family */
# define LPC178x_40xx 1 /* LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (128*1024) /* 128Kb */
# define LPC17_40_SRAM_SIZE (40*1024) /* 40Kb */
# define LPC17_40_CPUSRAM_SIZE (32*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have Peripheral SRAM bank 0*/
# undef LPC17_40_HAVE_BANK1 /* Have Peripheral SRAM bank 1 */
# undef LPC17_40_NETHCONTROLLERS 0 /* No Ethernet controller */
# undef LPC17_40_NUSBHOST /* No USB host controller */
# undef LPC17_40_NUSBOTG /* No USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# define LPC17_40_HAVE_SPIFI 1 /* Have SPIFI interface */
# undef LPC17_40_HAVE_LCD /* One LCD controller */
# undef LPC17_40_HAVE_QEI /* No QEI interface */
# undef LPC17_40_HAVE_SD /* No SD controller */
#elif defined(CONFIG_ARCH_CHIP_LPC4076)
# undef LPC176x /* Not LPC175/6 family */
# define LPC178x_40xx 1 /* LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (256*1024) /* 256Kb */
# define LPC17_40_SRAM_SIZE (80*1024) /* 80Kb */
# define LPC17_40_CPUSRAM_SIZE (64*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have Peripheral SRAM bank 0 */
# undef LPC17_40_HAVE_BANK1 /* Have Peripheral SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 1 /* One Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# define LPC17_40_HAVE_SPIFI 1 /* Have SPIFI interface */
# undef LPC17_40_HAVE_LCD /* No LCD controller */
# define LPC17_40_HAVE_QEI 1 /* One QEI interface */
# define LPC17_40_HAVE_SD 1 /* One SD controller */
#elif defined(CONFIG_ARCH_CHIP_LPC4078)
# undef LPC176x /* Not LPC175/6 family */
# define LPC178x_40xx 1 /* LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (512*1024) /* 512Kb */
# define LPC17_40_SRAM_SIZE (96*1024) /* 96Kb */
# define LPC17_40_CPUSRAM_SIZE (64*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have Peripheral SRAM bank 0 */
# define LPC17_40_HAVE_BANK1 1 /* Have Peripheral SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 1 /* One Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# define LPC17_40_HAVE_SPIFI 1 /* Have SPIFI interface */
# undef LPC17_40_HAVE_LCD /* No LCD controller */
# define LPC17_40_HAVE_QEI 1 /* One QEI interface */
# define LPC17_40_HAVE_SD 1 /* One SD controller */
#elif defined(CONFIG_ARCH_CHIP_LPC4088)
# undef LPC176x /* Not LPC175/6 family */
# define LPC178x_40xx 1 /* LPC177/8 or LPC40xx family */
# define LPC17_40_FLASH_SIZE (512*1024) /* 512Kb */
# define LPC17_40_SRAM_SIZE (96*1024) /* 64Kb */
# define LPC17_40_CPUSRAM_SIZE (64*1024)
# define LPC17_40_HAVE_BANK0 1 /* Have Peripheral SRAM bank 0 */
# define LPC17_40_HAVE_BANK1 1 /* Have Peripheral SRAM bank 1 */
# define LPC17_40_NETHCONTROLLERS 1 /* One Ethernet controller */
# define LPC17_40_NUSBHOST 1 /* One USB host controller */
# define LPC17_40_NUSBOTG 1 /* One USB OTG controller */
# define LPC17_40_NUSBDEV 1 /* One USB device controller */
# define LPC17_40_HAVE_SPIFI 1 /* Have SPIFI interface */
# define LPC17_40_HAVE_LCD 1 /* One LCD controller */
# define LPC17_40_HAVE_QEI 1 /* One QEI interface */
# define LPC17_40_HAVE_SD 1 /* One SD controller */
#else
# error "Unsupported LPC17xx/LPC40xx chip"
#endif
/* NVIC priority levels *****************************************************/
/* Each priority field holds a priority value, 0-31. The lower the value, the
* greater the priority of the corresponding interrupt. The processor
* implements only bits[7:3] of each field, bits[2:0] read as zero and ignore
* writes.
*/
#define NVIC_SYSH_PRIORITY_MIN 0xf8 /* All bits[7:3] set is minimum priority */
#define NVIC_SYSH_PRIORITY_DEFAULT 0x80 /* Midpoint is the default */
#define NVIC_SYSH_PRIORITY_MAX 0x00 /* Zero is maximum priority */
#define NVIC_SYSH_PRIORITY_STEP 0x08 /* Five bits of interrupt priority used */
/****************************************************************************
* Public Types
****************************************************************************/
/****************************************************************************
* Public Data
****************************************************************************/
/****************************************************************************
* Public Functions Prototypes
****************************************************************************/
#endif /* __ARCH_ARM_INCLUDE_LPC17XX_40XX_CHIP_H */