2009-09-22 20:54:34 +02:00
|
|
|
/************************************************************************************
|
|
|
|
* arch/arm/src/stm32/stm32_rcc.h
|
|
|
|
*
|
2011-03-27 21:53:36 +02:00
|
|
|
* Copyright (C) 2009, 2011 Gregory Nutt. All rights reserved.
|
2009-09-22 20:54:34 +02:00
|
|
|
* Author: Gregory Nutt <spudmonkey@racsa.co.cr>
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
*
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in
|
|
|
|
* the documentation and/or other materials provided with the
|
|
|
|
* distribution.
|
|
|
|
* 3. Neither the name NuttX nor the names of its contributors may be
|
|
|
|
* used to endorse or promote products derived from this software
|
|
|
|
* without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
|
|
|
|
* FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
|
|
|
|
* COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
|
|
|
|
* BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
|
|
|
|
* OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
|
|
|
|
* AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
|
|
|
|
* ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
************************************************************************************/
|
|
|
|
|
|
|
|
#ifndef __ARCH_ARM_SRC_STM32_STM32_RRC_H
|
|
|
|
#define __ARCH_ARM_SRC_STM32_STM32_RRC_H
|
|
|
|
|
|
|
|
/************************************************************************************
|
|
|
|
* Included Files
|
|
|
|
************************************************************************************/
|
|
|
|
|
|
|
|
#include <nuttx/config.h>
|
2009-12-16 21:05:51 +01:00
|
|
|
|
2011-12-08 23:14:48 +01:00
|
|
|
#include "up_arch.h"
|
2009-09-22 20:54:34 +02:00
|
|
|
#include "chip.h"
|
2011-11-21 18:11:17 +01:00
|
|
|
|
|
|
|
#if defined(CONFIG_STM32_STM32F10XX)
|
|
|
|
# include "chip/stm32f10xxx_rcc.h"
|
|
|
|
#elif defined(CONFIG_STM32_STM32F40XX)
|
|
|
|
# include "chip/stm32f40xxx_rcc.h"
|
|
|
|
#endif
|
2009-09-22 20:54:34 +02:00
|
|
|
|
|
|
|
/************************************************************************************
|
2011-04-15 18:20:25 +02:00
|
|
|
* Pre-processor Definitions
|
2009-09-22 20:54:34 +02:00
|
|
|
************************************************************************************/
|
|
|
|
|
2011-03-27 21:53:36 +02:00
|
|
|
#ifndef __ASSEMBLY__
|
2009-09-22 20:54:34 +02:00
|
|
|
|
2011-03-27 21:53:36 +02:00
|
|
|
#undef EXTERN
|
|
|
|
#if defined(__cplusplus)
|
|
|
|
#define EXTERN extern "C"
|
|
|
|
extern "C" {
|
|
|
|
#else
|
|
|
|
#define EXTERN extern
|
|
|
|
#endif
|
2009-09-22 20:54:34 +02:00
|
|
|
|
2011-04-15 18:20:25 +02:00
|
|
|
/************************************************************************************
|
|
|
|
* Public Data
|
|
|
|
************************************************************************************/
|
|
|
|
|
2011-03-27 21:53:36 +02:00
|
|
|
/* This symbol references the Cortex-M3 vector table (as positioned by the the linker
|
|
|
|
* script, ld.script or ld.script.dfu. The standard location for the vector table is
|
|
|
|
* at the beginning of FLASH at address 0x0800:0000. If we are using the STMicro DFU
|
|
|
|
* bootloader, then the vector table will be offset to a different location in FLASH
|
|
|
|
* and we will need to set the NVIC vector location to this alternative location.
|
|
|
|
*/
|
2009-09-22 20:54:34 +02:00
|
|
|
|
2011-12-08 23:14:48 +01:00
|
|
|
extern uint32_t stm32_vectors[]; /* See stm32_vectors.S */
|
|
|
|
|
|
|
|
/************************************************************************************
|
|
|
|
* Inline Functions
|
|
|
|
************************************************************************************/
|
|
|
|
|
|
|
|
/************************************************************************************
|
|
|
|
* Name: stm32_mco1config
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Selects the clock source to output on MCO1 pin (PA8). PA8 should be configured in
|
|
|
|
* alternate function mode.
|
|
|
|
*
|
|
|
|
* Input Parameters:
|
|
|
|
* source - One of the definitions for the RCC_CFGR_MCO1 definitions from
|
|
|
|
* chip/stm32f40xxx_rcc.h {RCC_CFGR_MCO1_HSI, RCC_CFGR_MCO1_LSE,
|
|
|
|
* RCC_CFGR_MCO1_HSE, RCC_CFGR_MCO1_PLL}
|
|
|
|
* div - One of the definitions for the RCC_CFGR_MCO1PRE definitions from
|
|
|
|
* chip/stm32f40xxx_rcc.h {RCC_CFGR_MCO1PRE_NONE, RCC_CFGR_MCO1PRE_DIV2,
|
|
|
|
* RCC_CFGR_MCO1PRE_DIV3, RCC_CFGR_MCO1PRE_DIV4, RCC_CFGR_MCO1PRE_DIV5}
|
|
|
|
*
|
|
|
|
* Returned Value:
|
|
|
|
* None
|
|
|
|
*
|
|
|
|
************************************************************************************/
|
|
|
|
|
|
|
|
#if defined(CONFIG_STM32_STM32F40XX)
|
|
|
|
static inline void stm32_mco1config(uint32_t source, uint32_t div)
|
|
|
|
{
|
|
|
|
uint32_t regval;
|
|
|
|
|
|
|
|
regval = getreg32(STM32_RCC_CFGR);
|
|
|
|
regval &= ~(RCC_CFGR_MCO1_MASK|RCC_CFGR_MCO1PRE_MASK);
|
|
|
|
regval |= (source | div);
|
|
|
|
putreg32(regval, STM32_RCC_CFGR);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/************************************************************************************
|
|
|
|
* Name: stm32_mco2config
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Selects the clock source to output on MCO2 pin (PC9). PC9 should be configured in
|
|
|
|
* alternate function mode.
|
|
|
|
*
|
|
|
|
* Input Parameters:
|
|
|
|
* source - One of the definitions for the RCC_CFGR_MCO2 definitions from
|
|
|
|
* chip/stm32f40xxx_rcc.h {RCC_CFGR_MCO2_SYSCLK, RCC_CFGR_MCO2_PLLI2S,
|
|
|
|
* RCC_CFGR_MCO2_HSE, RCC_CFGR_MCO2_PLL}
|
|
|
|
* div - One of the definitions for the RCC_CFGR_MCO2PRE definitions from
|
|
|
|
* chip/stm32f40xxx_rcc.h {RCC_CFGR_MCO2PRE_NONE, RCC_CFGR_MCO2PRE_DIV2,
|
|
|
|
* RCC_CFGR_MCO2PRE_DIV3, RCC_CFGR_MCO2PRE_DIV4, RCC_CFGR_MCO2PRE_DIV5}
|
|
|
|
*
|
|
|
|
* Returned Value:
|
|
|
|
* None
|
|
|
|
*
|
|
|
|
************************************************************************************/
|
|
|
|
|
|
|
|
#if defined(CONFIG_STM32_STM32F40XX)
|
|
|
|
static inline void stm32_mco2config(uint32_t source, uint32_t div)
|
|
|
|
{
|
|
|
|
uint32_t regval;
|
|
|
|
|
|
|
|
regval = getreg32(STM32_RCC_CFGR);
|
|
|
|
regval &= ~(RCC_CFGR_MCO2_MASK|RCC_CFGR_MCO2PRE_MASK);
|
|
|
|
regval |= (source | div);
|
|
|
|
putreg32(regval, STM32_RCC_CFGR);
|
|
|
|
}
|
|
|
|
#endif
|
2009-09-22 20:54:34 +02:00
|
|
|
|
|
|
|
/************************************************************************************
|
2011-04-15 18:20:25 +02:00
|
|
|
* Public Function Prototypes
|
2009-09-22 20:54:34 +02:00
|
|
|
************************************************************************************/
|
|
|
|
|
2011-12-08 23:14:48 +01:00
|
|
|
/************************************************************************************
|
|
|
|
* Name: stm32_clockconfig
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Called to change to new clock based on settings in board.h
|
|
|
|
*
|
|
|
|
* Input Parameters:
|
|
|
|
* None
|
|
|
|
*
|
|
|
|
* Returned Value:
|
|
|
|
* None
|
|
|
|
*
|
|
|
|
************************************************************************************/
|
2011-08-19 18:51:04 +02:00
|
|
|
|
2011-03-27 21:53:36 +02:00
|
|
|
EXTERN void stm32_clockconfig(void);
|
|
|
|
|
2011-12-08 23:14:48 +01:00
|
|
|
/************************************************************************************
|
|
|
|
* Name: stm32_rcc_enablelse
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Enable LSE Clock
|
|
|
|
*
|
|
|
|
* Input Parameters:
|
|
|
|
* None
|
|
|
|
*
|
|
|
|
* Returned Value:
|
|
|
|
* None
|
|
|
|
*
|
|
|
|
************************************************************************************/
|
2011-04-15 18:20:25 +02:00
|
|
|
|
2011-08-19 18:51:04 +02:00
|
|
|
EXTERN void stm32_rcc_enablelse(void);
|
2011-04-15 18:20:25 +02:00
|
|
|
|
2011-03-27 21:53:36 +02:00
|
|
|
#undef EXTERN
|
|
|
|
#if defined(__cplusplus)
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#endif /* __ASSEMBLY__ */
|
2009-09-22 20:54:34 +02:00
|
|
|
#endif /* __ARCH_ARM_SRC_STM32_STM32_RRC_H */
|