2018-11-16 22:33:01 +01:00
|
|
|
############################################################################
|
|
|
|
# arch/arm/src/max326xx/Make.defs
|
|
|
|
#
|
|
|
|
# Copyright (C) 2018 Gregory Nutt. All rights reserved.
|
|
|
|
# Author: Gregory Nutt <gnutt@nuttx.org>
|
|
|
|
#
|
|
|
|
# Redistribution and use in source and binary forms, with or without
|
|
|
|
# modification, are permitted provided that the following conditions
|
|
|
|
# are met:
|
|
|
|
#
|
|
|
|
# 1. Redistributions of source code must retain the above copyright
|
|
|
|
# notice, this list of conditions and the following disclaimer.
|
|
|
|
# 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
# notice, this list of conditions and the following disclaimer in
|
|
|
|
# the documentation and/or other materials provided with the
|
|
|
|
# distribution.
|
|
|
|
# 3. Neither the name NuttX nor the names of its contributors may be
|
|
|
|
# used to endorse or promote products derived from this software
|
|
|
|
# without specific prior written permission.
|
|
|
|
#
|
|
|
|
# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
|
|
|
|
# FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
|
|
|
|
# COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
# INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
|
|
|
|
# BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
|
|
|
|
# OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
|
|
|
|
# AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
|
|
# LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
|
|
|
|
# ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
# POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
#
|
|
|
|
############################################################################
|
|
|
|
|
2018-11-17 16:19:17 +01:00
|
|
|
# Common ARMv7-M Source Files
|
|
|
|
|
2018-11-16 22:33:01 +01:00
|
|
|
HEAD_ASRC =
|
|
|
|
|
2020-04-30 20:38:27 +02:00
|
|
|
CMN_ASRCS = arm_saveusercontext.S arm_fullcontextrestore.S arm_switchcontext.S
|
2018-11-16 22:33:01 +01:00
|
|
|
CMN_ASRCS += up_testset.S up_fetchadd.S vfork.S
|
|
|
|
|
2019-08-06 23:59:19 +02:00
|
|
|
ifeq ($(CONFIG_ARCH_SETJMP_H),y)
|
|
|
|
ifeq ($(CONFIG_ARCH_TOOLCHAIN_GNU),y)
|
|
|
|
CMN_ASRCS += up_setjmp.S
|
|
|
|
endif
|
|
|
|
endif
|
|
|
|
|
2020-04-30 20:19:27 +02:00
|
|
|
CMN_CSRCS = up_allocateheap.c up_assert.c up_blocktask.c arm_copyfullstate.c
|
2018-11-18 23:41:07 +01:00
|
|
|
CMN_CSRCS += up_createstack.c up_doirq.c up_exit.c up_hardfault.c
|
|
|
|
CMN_CSRCS += up_initialize.c up_initialstate.c up_interruptcontext.c
|
|
|
|
CMN_CSRCS += up_mdelay.c up_memfault.c up_modifyreg8.c up_modifyreg16.c
|
|
|
|
CMN_CSRCS += up_modifyreg32.c up_releasepending.c up_releasestack.c
|
|
|
|
CMN_CSRCS += up_reprioritizertr.c up_schedulesigaction.c up_sigdeliver.c
|
|
|
|
CMN_CSRCS += up_stackframe.c up_svcall.c up_trigger_irq.c up_unblocktask.c
|
|
|
|
CMN_CSRCS += up_udelay.c up_usestack.c up_vfork.c
|
2018-11-16 22:33:01 +01:00
|
|
|
|
|
|
|
ifeq ($(CONFIG_ARMV7M_LAZYFPU),y)
|
|
|
|
CMN_ASRCS += up_lazyexception.S
|
|
|
|
else
|
|
|
|
CMN_ASRCS += up_exception.S
|
|
|
|
endif
|
|
|
|
CMN_CSRCS += up_vectors.c
|
|
|
|
|
|
|
|
ifeq ($(CONFIG_ARCH_RAMVECTORS),y)
|
|
|
|
CMN_CSRCS += up_ramvec_initialize.c up_ramvec_attach.c
|
|
|
|
endif
|
|
|
|
|
|
|
|
ifeq ($(CONFIG_BUILD_PROTECTED),y)
|
|
|
|
CMN_CSRCS += up_mpu.c up_task_start.c up_pthread_start.c
|
|
|
|
CMN_CSRCS += up_signal_dispatch.c
|
|
|
|
CMN_UASRCS += up_signal_handler.S
|
|
|
|
endif
|
|
|
|
|
|
|
|
ifeq ($(CONFIG_STACK_COLORATION),y)
|
|
|
|
CMN_CSRCS += up_checkstack.c
|
|
|
|
endif
|
|
|
|
|
|
|
|
ifeq ($(CONFIG_ARCH_FPU),y)
|
|
|
|
CMN_ASRCS += up_fpu.S
|
2020-04-30 20:26:30 +02:00
|
|
|
CMN_CSRCS += arm_copyarmstate.c
|
2018-11-16 22:33:01 +01:00
|
|
|
endif
|
|
|
|
|
2018-11-17 16:19:17 +01:00
|
|
|
# Common MAX326XX Source Files
|
|
|
|
|
2018-11-16 22:33:01 +01:00
|
|
|
CHIP_ASRCS =
|
2018-11-18 23:41:07 +01:00
|
|
|
CHIP_CSRCS = max326_start.c max326_irq.c max326_clrpend.c
|
2018-11-17 16:19:17 +01:00
|
|
|
|
2018-11-19 21:36:32 +01:00
|
|
|
ifeq ($(CONFIG_MAX326XX_ICC),y)
|
|
|
|
CHIP_CSRCS += max326_icc.c
|
|
|
|
endif
|
|
|
|
|
2018-11-21 19:27:23 +01:00
|
|
|
ifeq ($(CONFIG_RTC_DRIVER),y)
|
|
|
|
CHIP_CSRCS += max326_rtc_lowerhalf.c
|
|
|
|
endif
|
|
|
|
|
2018-11-17 16:19:17 +01:00
|
|
|
# Source Files for the MAX32620 and MAX32630
|
|
|
|
|
|
|
|
# Source Files for the MAX32660
|
|
|
|
|
|
|
|
ifeq ($(CONFIG_ARCH_FAMILY_MAX32660),y)
|
2018-11-18 23:41:07 +01:00
|
|
|
CHIP_CSRCS += max32660_clockconfig.c max32660_lowputc.c max32660_gpio.c
|
2018-11-17 16:19:17 +01:00
|
|
|
endif
|
|
|
|
|
|
|
|
# Configuration-Dependent Source Files
|
2018-11-16 22:33:01 +01:00
|
|
|
|
|
|
|
ifneq ($(CONFIG_SCHED_TICKLESS),y)
|
|
|
|
CHIP_CSRCS += max326_timerisr.c
|
|
|
|
else
|
|
|
|
CHIP_CSRCS += max326_tickless.c
|
|
|
|
endif
|
|
|
|
|
|
|
|
ifeq ($(CONFIG_BUILD_PROTECTED),y)
|
|
|
|
CHIP_CSRCS += max326_userspace.c max326_mpuinit.c
|
|
|
|
endif
|
|
|
|
|
2018-11-17 20:23:03 +01:00
|
|
|
ifeq ($(CONFIG_MAX326XX_DMA),y)
|
2018-11-17 16:19:17 +01:00
|
|
|
ifeq ($(CONFIG_ARCH_FAMILY_MAX32660),y)
|
|
|
|
CHIP_CSRCS += max32660_dma.c
|
|
|
|
endif
|
2018-11-16 22:33:01 +01:00
|
|
|
endif
|
|
|
|
|
|
|
|
ifneq ($(CONFIG_ARCH_IDLE_CUSTOM),y)
|
|
|
|
CHIP_CSRCS += max326_idle.c
|
|
|
|
endif
|
|
|
|
|
2018-11-17 20:23:03 +01:00
|
|
|
ifeq ($(CONFIG_MAX326XX_GPIOIRQ),y)
|
2018-11-17 16:19:17 +01:00
|
|
|
ifeq ($(CONFIG_ARCH_FAMILY_MAX32660),y)
|
|
|
|
CHIP_CSRCS += max32660_gpioirq.c
|
|
|
|
endif
|
2018-11-16 22:33:01 +01:00
|
|
|
endif
|
|
|
|
|
2018-11-21 19:27:23 +01:00
|
|
|
ifeq ($(CONFIG_MAX326XX_RTC),y)
|
|
|
|
ifeq ($(CONFIG_ARCH_FAMILY_MAX32660),y)
|
|
|
|
CHIP_CSRCS += max32660_rtc.c
|
|
|
|
endif
|
|
|
|
endif
|
|
|
|
|
2018-11-21 00:13:35 +01:00
|
|
|
ifeq ($(CONFIG_MAX32XX_WDT),y)
|
2018-11-17 16:19:17 +01:00
|
|
|
ifeq ($(CONFIG_ARCH_FAMILY_MAX32660),y)
|
|
|
|
CHIP_CSRCS += max32660_rtc.c
|
|
|
|
endif
|
2018-11-16 22:33:01 +01:00
|
|
|
ifeq ($(CONFIG_RTC_DRIVER),y)
|
|
|
|
CHIP_CSRCS += max326_rtc_lowerhalf.c
|
|
|
|
endif
|
|
|
|
endif
|
|
|
|
|
2018-11-21 00:13:35 +01:00
|
|
|
ifeq ($(CONFIG_MAX326XX_WDOG),y)
|
2018-11-17 16:19:17 +01:00
|
|
|
ifeq ($(CONFIG_ARCH_FAMILY_MAX32660),y)
|
|
|
|
CHIP_CSRCS += max32660_wdt.c
|
|
|
|
endif
|
2018-11-16 22:33:01 +01:00
|
|
|
endif
|
|
|
|
|
2018-11-17 20:23:03 +01:00
|
|
|
ifeq ($(CONFIG_MAX326XX_RNG),y)
|
2018-11-16 22:33:01 +01:00
|
|
|
CHIP_CSRCS += max326_rng.c
|
|
|
|
endif
|
|
|
|
|
2018-11-17 16:19:17 +01:00
|
|
|
ifeq ($(CONFIG_MAX326XX_HAVE_UART),y)
|
|
|
|
ifeq ($(CONFIG_ARCH_FAMILY_MAX32660),y)
|
|
|
|
CHIP_CSRCS += max32660_serial.c
|
|
|
|
endif
|
2018-11-16 22:33:01 +01:00
|
|
|
endif
|
|
|
|
|
|
|
|
ifeq ($(CONFIG_MAX326XX_HAVE_I2CM),y)
|
2018-11-17 16:19:17 +01:00
|
|
|
ifeq ($(CONFIG_ARCH_FAMILY_MAX32660),y)
|
|
|
|
CHIP_CSRCS += max32660_i2cm.c
|
|
|
|
endif
|
2018-11-16 22:33:01 +01:00
|
|
|
endif
|
|
|
|
|
|
|
|
ifeq ($(CONFIG_MAX326XX_HAVE_SPIM),y)
|
2018-11-29 19:12:56 +01:00
|
|
|
ifeq ($(CONFIG_ARCH_FAMILY_MAX32660),y)
|
2018-11-30 01:32:40 +01:00
|
|
|
ifeq ($(CONFIG_MAX326XX_SPIM0),y)
|
2018-11-29 19:12:56 +01:00
|
|
|
CHIP_CSRCS += max32660_spim.c
|
|
|
|
endif
|
2018-11-30 01:32:40 +01:00
|
|
|
ifeq ($(CONFIG_MAX326XX_SPIM1),y)
|
|
|
|
CHIP_CSRCS += max32660_spimssm.c
|
|
|
|
endif
|
|
|
|
endif
|
2018-11-16 22:33:01 +01:00
|
|
|
endif
|
2018-11-17 22:36:40 +01:00
|
|
|
|
|
|
|
# Paths to source files
|
|
|
|
|
|
|
|
VPATH += chip/common
|
|
|
|
|
|
|
|
ifeq ($(CONFIG_ARCH_FAMILY_MAX32620),y)
|
|
|
|
VPATH += chip/max32620_30
|
|
|
|
else ifeq ($(CONFIG_ARCH_FAMILY_MAX32630),y)
|
|
|
|
VPATH += chip/max32620_30
|
|
|
|
endif
|
|
|
|
ifeq ($(CONFIG_ARCH_FAMILY_MAX32660),y)
|
|
|
|
VPATH += chip/max32660
|
|
|
|
endif
|