2021-03-21 11:37:01 +01:00
|
|
|
/****************************************************************************
|
2021-03-03 18:19:51 +01:00
|
|
|
* arch/arm/include/stm32l5/stm32l5_irq.h
|
|
|
|
*
|
|
|
|
* Licensed to the Apache Software Foundation (ASF) under one or more
|
|
|
|
* contributor license agreements. See the NOTICE file distributed with
|
|
|
|
* this work for additional information regarding copyright ownership. The
|
|
|
|
* ASF licenses this file to you under the Apache License, Version 2.0 (the
|
|
|
|
* "License"); you may not use this file except in compliance with the
|
|
|
|
* License. You may obtain a copy of the License at
|
|
|
|
*
|
|
|
|
* http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
*
|
|
|
|
* Unless required by applicable law or agreed to in writing, software
|
|
|
|
* distributed under the License is distributed on an "AS IS" BASIS, WITHOUT
|
|
|
|
* WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the
|
|
|
|
* License for the specific language governing permissions and limitations
|
|
|
|
* under the License.
|
|
|
|
*
|
2021-03-21 11:37:01 +01:00
|
|
|
****************************************************************************/
|
2021-03-03 18:19:51 +01:00
|
|
|
|
2021-03-21 11:37:01 +01:00
|
|
|
/* This file should never be included directed but, rather,
|
|
|
|
* only indirectly by the chip type specific header files
|
|
|
|
* (e.g. stm32l562xx_irq.h)
|
2021-03-03 18:19:51 +01:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ARCH_ARM_INCLUDE_STM32L5_STM32L5_IRQ_H
|
|
|
|
#define __ARCH_ARM_INCLUDE_STM32L5_STM32L5_IRQ_H
|
|
|
|
|
2021-03-21 11:37:01 +01:00
|
|
|
/****************************************************************************
|
2021-03-03 18:19:51 +01:00
|
|
|
* Included Files
|
2021-03-21 11:37:01 +01:00
|
|
|
****************************************************************************/
|
2021-03-03 18:19:51 +01:00
|
|
|
|
|
|
|
#include <nuttx/config.h>
|
|
|
|
|
2021-03-21 11:37:01 +01:00
|
|
|
/****************************************************************************
|
|
|
|
* Pre-processor Prototypes
|
|
|
|
****************************************************************************/
|
2021-03-03 18:19:51 +01:00
|
|
|
|
2021-03-21 11:37:01 +01:00
|
|
|
/* IRQ numbers.
|
|
|
|
* The IRQ number corresponds vector number and hence map directly to bits
|
|
|
|
* in the NVIC. This does, however, waste several words of memory in the
|
|
|
|
* IRQ to handle mapping tables.
|
2021-03-03 18:19:51 +01:00
|
|
|
*/
|
|
|
|
|
|
|
|
/* Processor Exceptions (vectors 0-15) */
|
|
|
|
|
|
|
|
#define STM32L5_IRQ_RESERVED (0) /* Reserved vector (only used with CONFIG_DEBUG_FEATURES) */
|
|
|
|
/* Vector 0: Reset stack pointer value */
|
|
|
|
/* Vector 1: Reset (not handler as an IRQ) */
|
|
|
|
#define STM32L5_IRQ_NMI (2) /* Vector 2: Non-Maskable Interrupt (NMI) */
|
|
|
|
#define STM32L5_IRQ_HARDFAULT (3) /* Vector 3: Hard fault */
|
|
|
|
#define STM32L5_IRQ_MEMFAULT (4) /* Vector 4: Memory management (MPU) */
|
|
|
|
#define STM32L5_IRQ_BUSFAULT (5) /* Vector 5: Bus fault */
|
|
|
|
#define STM32L5_IRQ_USAGEFAULT (6) /* Vector 6: Usage fault */
|
|
|
|
/* Vectors 7-10: Reserved */
|
|
|
|
#define STM32L5_IRQ_SVCALL (11) /* Vector 11: SVC call */
|
|
|
|
#define STM32L5_IRQ_DBGMONITOR (12) /* Vector 12: Debug Monitor */
|
|
|
|
/* Vector 13: Reserved */
|
|
|
|
#define STM32L5_IRQ_PENDSV (14) /* Vector 14: Pendable system service request */
|
|
|
|
#define STM32L5_IRQ_SYSTICK (15) /* Vector 15: System tick */
|
|
|
|
|
2021-03-21 11:37:01 +01:00
|
|
|
/* External interrupts (vectors >= 16).
|
|
|
|
* These definitions are chip-specific
|
|
|
|
*/
|
2021-03-03 18:19:51 +01:00
|
|
|
|
|
|
|
#define STM32L5_IRQ_FIRST (16) /* Vector number of the first external interrupt */
|
|
|
|
|
2021-03-21 11:37:01 +01:00
|
|
|
/****************************************************************************
|
2021-03-03 18:19:51 +01:00
|
|
|
* Public Types
|
2021-03-21 11:37:01 +01:00
|
|
|
****************************************************************************/
|
2021-03-03 18:19:51 +01:00
|
|
|
|
2021-03-21 11:37:01 +01:00
|
|
|
/****************************************************************************
|
2021-03-03 18:19:51 +01:00
|
|
|
* Public Data
|
2021-03-21 11:37:01 +01:00
|
|
|
****************************************************************************/
|
2021-03-03 18:19:51 +01:00
|
|
|
|
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
#ifdef __cplusplus
|
|
|
|
#define EXTERN extern "C"
|
|
|
|
extern "C"
|
|
|
|
{
|
|
|
|
#else
|
|
|
|
#define EXTERN extern
|
|
|
|
#endif
|
|
|
|
|
2021-03-21 11:37:01 +01:00
|
|
|
/****************************************************************************
|
2021-03-03 18:19:51 +01:00
|
|
|
* Public Function Prototypes
|
2021-03-21 11:37:01 +01:00
|
|
|
****************************************************************************/
|
2021-03-03 18:19:51 +01:00
|
|
|
|
|
|
|
#undef EXTERN
|
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif /* __ARCH_ARM_INCLUDE_STM32L5_STM32L5_IRQ_H */
|