2019-08-15 18:19:17 +02:00
|
|
|
|
/****************************************************************************
|
2020-03-07 12:36:39 +01:00
|
|
|
|
* boards/arm/sama5/sama5d3x-ek/include/board_396mhz.h
|
2013-08-14 23:16:04 +02:00
|
|
|
|
*
|
2020-03-07 12:36:39 +01:00
|
|
|
|
* Copyright (C) 2013-2014 Gregory Nutt. All rights reserved.
|
|
|
|
|
* Author: Gregory Nutt <gnutt@nuttx.org>
|
2013-08-14 23:16:04 +02:00
|
|
|
|
*
|
2020-03-07 12:36:39 +01:00
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
|
* are met:
|
2013-08-14 23:16:04 +02:00
|
|
|
|
*
|
2020-03-07 12:36:39 +01:00
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
|
* notice, this list of conditions and the following disclaimer in
|
|
|
|
|
* the documentation and/or other materials provided with the
|
|
|
|
|
* distribution.
|
|
|
|
|
* 3. Neither the name NuttX nor the names of its contributors may be
|
|
|
|
|
* used to endorse or promote products derived from this software
|
|
|
|
|
* without specific prior written permission.
|
|
|
|
|
*
|
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
|
|
|
|
|
* FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
|
|
|
|
|
* COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
|
|
|
|
|
* BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
|
|
|
|
|
* OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
|
|
|
|
|
* AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
|
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
|
|
|
|
|
* ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
2013-08-14 23:16:04 +02:00
|
|
|
|
*
|
2019-08-15 18:19:17 +02:00
|
|
|
|
****************************************************************************/
|
2013-08-14 23:16:04 +02:00
|
|
|
|
|
2019-08-15 18:19:17 +02:00
|
|
|
|
#ifndef __BOARDS_ARM_SAMA5_SAMA5D3X_EK_INCLUDE_BOARD_396MHZ_H
|
|
|
|
|
#define __BOARDS_ARM_SAMA5_SAMA5D3X_EK_INCLUDE_BOARD_396MHZ_H
|
2013-08-14 23:16:04 +02:00
|
|
|
|
|
2019-08-15 18:19:17 +02:00
|
|
|
|
/****************************************************************************
|
2013-08-14 23:16:04 +02:00
|
|
|
|
* Included Files
|
2019-08-15 18:19:17 +02:00
|
|
|
|
****************************************************************************/
|
2013-08-14 23:16:04 +02:00
|
|
|
|
|
|
|
|
|
#include <nuttx/config.h>
|
|
|
|
|
|
2019-08-15 18:19:17 +02:00
|
|
|
|
/****************************************************************************
|
2014-04-04 01:12:17 +02:00
|
|
|
|
* Pre-processor Definitions
|
2019-08-15 18:19:17 +02:00
|
|
|
|
****************************************************************************/
|
2013-08-14 23:16:04 +02:00
|
|
|
|
|
2019-08-15 18:19:17 +02:00
|
|
|
|
/* Clocking *****************************************************************/
|
|
|
|
|
|
|
|
|
|
/* After power-on reset, the SAMA5 device is running on a 12MHz internal RC.
|
|
|
|
|
* These definitions will configure operational clocking.
|
2013-08-14 23:16:04 +02:00
|
|
|
|
*
|
2019-08-15 18:19:17 +02:00
|
|
|
|
* This is the configuration provided in the Atmel example code.
|
|
|
|
|
* This results in a CPU clock of 396MHz:
|
2013-08-14 23:16:04 +02:00
|
|
|
|
*
|
2019-08-15 18:19:17 +02:00
|
|
|
|
* MAINOSC: Frequency = 12MHz (crystal)
|
|
|
|
|
* PLLA: PLL Divider = 1, Multiplier = 66 to generate PLLACK = 792MHz
|
|
|
|
|
* Master Clock (MCK): Source = PLLACK/2, Prescalar = 1, MDIV = 3 to generate
|
2013-08-14 23:16:04 +02:00
|
|
|
|
* MCK = 132MHz
|
|
|
|
|
* CPU clock = 396MHz
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
/* Main oscillator register settings.
|
|
|
|
|
*
|
|
|
|
|
* The start up time should be should be:
|
|
|
|
|
* Start Up Time = 8 * MOSCXTST / SLCK = 56 Slow Clock Cycles.
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
#define BOARD_CKGR_MOR_MOSCXTST (62 << PMC_CKGR_MOR_MOSCXTST_SHIFT) /* Start-up Time */
|
|
|
|
|
|
|
|
|
|
/* PLLA configuration.
|
|
|
|
|
*
|
|
|
|
|
* Divider = 1
|
|
|
|
|
* Multipler = 66
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
#define BOARD_CKGR_PLLAR_COUNT (63 << PMC_CKGR_PLLAR_COUNT_SHIFT)
|
|
|
|
|
#define BOARD_CKGR_PLLAR_OUT (0)
|
|
|
|
|
#define BOARD_CKGR_PLLAR_MUL (65 << PMC_CKGR_PLLAR_MUL_SHIFT)
|
|
|
|
|
#define BOARD_CKGR_PLLAR_DIV PMC_CKGR_PLLAR_DIV_BYPASS
|
|
|
|
|
|
|
|
|
|
/* PMC master clock register settings.
|
|
|
|
|
*
|
|
|
|
|
* Master/Processor Clock Source Selection = PLLA
|
|
|
|
|
* Master/Processor Clock Prescaler = 1
|
|
|
|
|
* PLLA Divider = 2
|
|
|
|
|
* Master Clock Division (MDIV) = 3
|
|
|
|
|
*
|
|
|
|
|
* NOTE: Bit PLLADIV2 must always be set to 1 when MDIV is set to 3.
|
|
|
|
|
*
|
|
|
|
|
* Prescaler input = 792MHz / 2 = 396MHz
|
2013-08-15 03:38:48 +02:00
|
|
|
|
* Prescaler output = 396MHz / 1 = 396MHz
|
2013-08-14 23:16:04 +02:00
|
|
|
|
* Processor Clock (PCK) = 396MHz
|
|
|
|
|
* Master clock (MCK) = 396MHz / 3 = 132MHz
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
#define BOARD_PMC_MCKR_CSS PMC_MCKR_CSS_PLLA
|
|
|
|
|
#define BOARD_PMC_MCKR_PRES PMC_MCKR_PRES_DIV1
|
|
|
|
|
#define BOARD_PMC_MCKR_PLLADIV PMC_MCKR_PLLADIV2
|
|
|
|
|
#define BOARD_PMC_MCKR_MDIV PMC_MCKR_MDIV_PCKDIV3
|
2013-08-20 23:46:36 +02:00
|
|
|
|
|
2013-10-01 22:40:34 +02:00
|
|
|
|
/* ADC Configuration
|
|
|
|
|
*
|
|
|
|
|
* ADCClock = MCK / ((PRESCAL+1) * 2)
|
|
|
|
|
*
|
|
|
|
|
* Given:
|
|
|
|
|
* MCK = 132MHz
|
|
|
|
|
* ADCClock = 8MHz
|
|
|
|
|
* Then:
|
|
|
|
|
* PRESCAL = 7.25
|
|
|
|
|
*
|
|
|
|
|
* PRESCAL=7 and MCK=132MHz yields ADC clock of 8.25MHz
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
#define BOARD_ADC_PRESCAL (7)
|
2013-10-03 22:32:21 +02:00
|
|
|
|
#define BOARD_TSD_STARTUP (40) /* 40 nanoseconds */
|
2020-03-07 12:36:39 +01:00
|
|
|
|
#define BOARD_TSD_TRACKTIM (2000) /* Min 1<>s at 8MHz */
|
2014-03-30 00:51:06 +01:00
|
|
|
|
#define BOARD_TSD_DEBOUNCE (10000000) /* 10 milliseconds (units nanoseconds) */
|
2013-10-01 22:40:34 +02:00
|
|
|
|
|
2013-08-14 23:16:04 +02:00
|
|
|
|
/* Resulting frequencies */
|
|
|
|
|
|
2014-08-03 18:17:50 +02:00
|
|
|
|
#define BOARD_MAINCK_FREQUENCY BOARD_MAINOSC_FREQUENCY
|
2013-08-14 23:16:04 +02:00
|
|
|
|
#define BOARD_PLLA_FREQUENCY (792000000) /* PLLACK: 66 * 12Mhz / 1 */
|
|
|
|
|
#define BOARD_PCK_FREQUENCY (396000000) /* CPU: PLLACK / 2 / 1 */
|
|
|
|
|
#define BOARD_MCK_FREQUENCY (132000000) /* MCK: PLLACK / 2 / 1 / 3 */
|
2013-10-01 22:40:34 +02:00
|
|
|
|
#define BOARD_ADCCLK_FREQUENCY (8250000) /* ADCCLK: MCK / ((7+1)*2) */
|
2013-08-14 23:16:04 +02:00
|
|
|
|
|
2014-06-20 19:40:36 +02:00
|
|
|
|
/* On some SAMA5's, the clocking to peripherals may be divided down from MCK,
|
|
|
|
|
* but not for the SAMA5D3.
|
|
|
|
|
*/
|
|
|
|
|
|
2014-07-29 15:12:36 +02:00
|
|
|
|
#define BOARD_PIT_FREQUENCY BOARD_MCK_FREQUENCY
|
2014-06-20 19:40:36 +02:00
|
|
|
|
#define BOARD_USART_FREQUENCY BOARD_MCK_FREQUENCY
|
|
|
|
|
|
2013-09-01 19:29:51 +02:00
|
|
|
|
#if defined(CONFIG_SAMA5_EHCI) || defined(CONFIG_SAMA5_OHCI) || \
|
|
|
|
|
defined(CONFIG_SAMA5_UDPHS)
|
|
|
|
|
|
2013-08-20 23:46:36 +02:00
|
|
|
|
/* The USB Host High Speed requires a 480 MHz clock (UPLLCK) for the embedded
|
|
|
|
|
* High-speed transceivers. UPLLCK is the output of the 480 MHz UTMI PLL
|
|
|
|
|
* (UPLL). The source clock of the UTMI PLL is the Main OSC output: Either
|
|
|
|
|
* the 12MHz internal RC oscillator on a an external 12MHz crystal. The
|
|
|
|
|
* Main OSC must be 12MHz because the UPLL has a built-in 40x multiplier.
|
|
|
|
|
*
|
|
|
|
|
* For High-speed operations, the user has to perform the following:
|
|
|
|
|
*
|
|
|
|
|
* 1) Enable UHP peripheral clock, bit (1 << AT91C_ID_UHPHS) in
|
|
|
|
|
* PMC_PCER register.
|
|
|
|
|
* 2) Write CKGR_PLLCOUNT field in PMC_UCKR register.
|
|
|
|
|
* 3) Enable UPLL, bit AT91C_CKGR_UPLLEN in PMC_UCKR register.
|
|
|
|
|
* 4) Wait until UTMI_PLL is locked. LOCKU bit in PMC_SR register
|
|
|
|
|
* 5) Enable BIAS, bit AT91C_CKGR_BIASEN in PMC_UCKR register.
|
|
|
|
|
* 6) Select UPLLCK as Input clock of OHCI part, USBS bit in PMC_USB
|
|
|
|
|
* register.
|
|
|
|
|
* 7) Program the OHCI clocks (UHP48M and UHP12M) with USBDIV field in
|
|
|
|
|
* PMC_USB register. USBDIV must be 9 (division by 10) if UPLLCK is
|
|
|
|
|
* selected.
|
|
|
|
|
* 8) Enable OHCI clocks, UHP bit in PMC_SCER register.
|
|
|
|
|
*
|
|
|
|
|
* Steps 2 through 7 performed here. 1 and 8 are performed in the EHCI
|
|
|
|
|
* driver is initialized.
|
|
|
|
|
*/
|
|
|
|
|
|
2013-09-01 19:29:51 +02:00
|
|
|
|
# define BOARD_USE_UPLL 1 /* Use UPLL for clock source */
|
2013-08-20 23:46:36 +02:00
|
|
|
|
# define BOARD_CKGR_UCKR_UPLLCOUNT (15) /* Maximum value */
|
|
|
|
|
# define BOARD_CKGR_UCKR_BIASCOUNT (15) /* Maximum value */
|
2014-07-03 20:28:11 +02:00
|
|
|
|
|
|
|
|
|
/* REVISIT: The divisor of 10 produces a rate that is too high. Division
|
|
|
|
|
* by 5, however, seems to work just fine. No idea why?
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
# define BOARD_UPLL_OHCI_DIV (5) /* Divide by 5 */
|
2013-08-20 23:46:36 +02:00
|
|
|
|
#endif
|
|
|
|
|
|
2013-08-14 23:16:04 +02:00
|
|
|
|
/* HSMCI clocking
|
|
|
|
|
*
|
|
|
|
|
* Multimedia Card Interface clock (MCCK or MCI_CK) is Master Clock (MCK)
|
|
|
|
|
* divided by (2*(CLKDIV) + CLOCKODD + 2).
|
|
|
|
|
*
|
|
|
|
|
* MCI_SPEED = MCK / (2*CLKDIV + CLOCKODD + 2)
|
|
|
|
|
*
|
|
|
|
|
* Where CLKDIV has a range of 0-255.
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
/* MCK = 132MHz, CLKDIV = 164, MCI_SPEED = 132MHz / (2*164 + 0 + 2) = 400 KHz */
|
|
|
|
|
|
|
|
|
|
#define HSMCI_INIT_CLKDIV (164 << HSMCI_MR_CLKDIV_SHIFT)
|
|
|
|
|
|
|
|
|
|
/* MCK = 132MHz, CLKDIV = 2 w/CLOCKODD, MCI_SPEED = 132MHz /(2*2 + 1 + 2) = 18.9 MHz */
|
|
|
|
|
|
|
|
|
|
#define HSMCI_MMCXFR_CLKDIV ((2 << HSMCI_MR_CLKDIV_SHIFT) | HSMCI_MR_CLKODD)
|
|
|
|
|
|
|
|
|
|
/* MCK = 132MHz, CLKDIV = 2, MCI_SPEED = 132MHz /(2*2 + 0 + 2) = 22 MHz */
|
|
|
|
|
|
|
|
|
|
#define HSMCI_SDXFR_CLKDIV (2 << HSMCI_MR_CLKDIV_SHIFT)
|
|
|
|
|
#define HSMCI_SDWIDEXFR_CLKDIV HSMCI_SDXFR_CLKDIV
|
|
|
|
|
|
2019-08-15 18:19:17 +02:00
|
|
|
|
/****************************************************************************
|
2013-08-14 23:16:04 +02:00
|
|
|
|
* Public Data
|
2019-08-15 18:19:17 +02:00
|
|
|
|
****************************************************************************/
|
2013-08-14 23:16:04 +02:00
|
|
|
|
|
|
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
|
|
|
|
|
|
#undef EXTERN
|
|
|
|
|
#if defined(__cplusplus)
|
|
|
|
|
#define EXTERN extern "C"
|
2019-08-15 18:19:17 +02:00
|
|
|
|
extern "C"
|
|
|
|
|
{
|
2013-08-14 23:16:04 +02:00
|
|
|
|
#else
|
|
|
|
|
#define EXTERN extern
|
|
|
|
|
#endif
|
|
|
|
|
|
2019-08-15 18:19:17 +02:00
|
|
|
|
/****************************************************************************
|
2013-08-14 23:16:04 +02:00
|
|
|
|
* Public Function Prototypes
|
2019-08-15 18:19:17 +02:00
|
|
|
|
****************************************************************************/
|
2013-08-14 23:16:04 +02:00
|
|
|
|
|
|
|
|
|
#undef EXTERN
|
|
|
|
|
#if defined(__cplusplus)
|
|
|
|
|
}
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
#endif /* !__ASSEMBLY__ */
|
2020-01-31 19:07:39 +01:00
|
|
|
|
#endif /* __BOARDS_ARM_SAMA5_SAMA5D3X_EK_INCLUDE_BOARD_396MHZ_H */
|