2015-07-16 19:41:40 +02:00
|
|
|
README
|
|
|
|
======
|
|
|
|
|
|
|
|
This README discusses issues unique to NuttX configurations for the
|
2017-06-28 21:18:41 +02:00
|
|
|
STMicro STM32F746G-DISCO development board featuring the STM32F746NGH6
|
2015-07-16 19:41:40 +02:00
|
|
|
MCU. The STM32F746NGH6 is a 216MHz Cortex-M7 operation with 1024Kb Flash
|
|
|
|
memory and 300Kb SRAM. The board features:
|
|
|
|
|
|
|
|
- On-board ST-LINK/V2 for programming and debugging,
|
|
|
|
- Mbed-enabled (mbed.org)
|
|
|
|
- 4.3-inch 480x272 color LCD-TFT with capacitive touch screen
|
|
|
|
- Camera connector
|
|
|
|
- SAI audio codec
|
|
|
|
- Audio line in and line out jack
|
|
|
|
- Stereo speaker outputs
|
|
|
|
- Two ST MEMS microphones
|
|
|
|
- SPDIF RCA input connector
|
|
|
|
- Two pushbuttons (user and reset)
|
|
|
|
- 128-Mbit Quad-SPI Flash memory
|
|
|
|
- 128-Mbit SDRAM (64 Mbits accessible)
|
|
|
|
- Connector for microSD card
|
|
|
|
- RF-EEPROM daughterboard connector
|
|
|
|
- USB OTG HS with Micro-AB connectors
|
|
|
|
- USB OTG FS with Micro-AB connectors
|
|
|
|
- Ethernet connector compliant with IEEE-802.3-2002
|
|
|
|
|
|
|
|
Refer to the http://www.st.com website for further information about this
|
|
|
|
board (search keyword: stm32f746g-disco)
|
|
|
|
|
|
|
|
Contents
|
|
|
|
========
|
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
- STATUS
|
2015-07-16 19:41:40 +02:00
|
|
|
- Development Environment
|
|
|
|
- LEDs and Buttons
|
|
|
|
- Serial Console
|
2015-07-21 15:58:02 +02:00
|
|
|
- Porting STM32 F4 Drivers
|
2015-07-16 19:41:40 +02:00
|
|
|
- FPU
|
|
|
|
- STM32F746G-DISCO-specific Configuration Options
|
|
|
|
- Configurations
|
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
STATUS
|
|
|
|
======
|
|
|
|
|
|
|
|
2015-07-19: The basic NSH configuration is functional using a serial
|
2020-08-26 16:55:46 +02:00
|
|
|
console on USART1 (Virtual COM, i.e. ttyACM0). Very few other drivers
|
|
|
|
are in place yet.
|
2015-07-19 18:40:32 +02:00
|
|
|
|
2015-07-20 18:54:47 +02:00
|
|
|
2015-07-20: STM32 F7 Ethernet appears to be functional, but has had
|
|
|
|
only light testing.
|
|
|
|
|
2015-07-16 19:41:40 +02:00
|
|
|
Development Environment
|
|
|
|
=======================
|
|
|
|
|
|
|
|
The Development environments for the STM32F746G-DISCO board are identical
|
|
|
|
to the environments for other STM32F boards. For full details on the
|
|
|
|
environment options and setup, see the README.txt file in the
|
2019-11-21 14:39:45 +01:00
|
|
|
boards/arm/stm32f7/stm32f746g-disco directory.
|
2015-07-16 19:41:40 +02:00
|
|
|
|
|
|
|
LEDs and Buttons
|
|
|
|
================
|
|
|
|
|
|
|
|
LEDs
|
|
|
|
----
|
|
|
|
The STM32F746G-DISCO board has numerous LEDs but only one, LD1 located
|
|
|
|
near the reset button, that can be controlled by software (LD2 is a power
|
|
|
|
indicator, LD3-6 indicate USB status, LD7 is controlled by the ST-Link).
|
|
|
|
|
|
|
|
LD1 is controlled by PI1 which is also the SPI2_SCK at the Arduino
|
|
|
|
interface. One end of LD1 is grounded so a high output on PI1 will
|
|
|
|
illuminate the LED.
|
|
|
|
|
|
|
|
This LED is not used by the board port unless CONFIG_ARCH_LEDS is defined.
|
|
|
|
In that case, the usage by the board port is defined in include/board.h
|
|
|
|
and src/stm32_leds.c. The LEDs are used to encode OS-related events as
|
|
|
|
follows:
|
|
|
|
|
|
|
|
SYMBOL Meaning LD1
|
|
|
|
------------------- ----------------------- ------
|
|
|
|
LED_STARTED NuttX has been started OFF
|
|
|
|
LED_HEAPALLOCATE Heap has been allocated OFF
|
|
|
|
LED_IRQSENABLED Interrupts enabled OFF
|
|
|
|
LED_STACKCREATED Idle stack created ON
|
|
|
|
LED_INIRQ In an interrupt N/C
|
|
|
|
LED_SIGNAL In a signal handler N/C
|
|
|
|
LED_ASSERTION An assertion failed N/C
|
|
|
|
LED_PANIC The system has crashed FLASH
|
|
|
|
|
|
|
|
Thus is LD1 is statically on, NuttX has successfully booted and is,
|
|
|
|
apparently, running normally. If LD1 is flashing at approximately
|
|
|
|
2Hz, then a fatal error has been detected and the system has halted.
|
|
|
|
|
|
|
|
Buttons
|
|
|
|
-------
|
|
|
|
Pushbutton B1, labelled "User", is connected to GPIO PI11. A high
|
|
|
|
value will be sensed when the button is depressed.
|
|
|
|
|
|
|
|
Serial Console
|
|
|
|
==============
|
|
|
|
|
2020-08-26 16:55:46 +02:00
|
|
|
The STM32F469G-DISCO uses USART1 connected to "Virtual COM", so when you
|
|
|
|
plug it on your computer it will be detected as a USB port (i.e. ttyACM0):
|
2015-07-16 19:41:40 +02:00
|
|
|
|
|
|
|
-------- ---------------
|
|
|
|
STM32F7
|
2020-08-26 16:55:46 +02:00
|
|
|
V.COM FUNCTION GPIO
|
|
|
|
----- --------- -----
|
|
|
|
RXD USART1_RX PB7
|
|
|
|
TXD USART1_TX PA9
|
|
|
|
------ --------- -----
|
|
|
|
|
|
|
|
All you need to do after flashing NuttX on this board is use a serial
|
|
|
|
console tool (minicom, picocom, screen, hyperterminal, teraterm, putty,
|
|
|
|
etc ) configured to 115200 8n1.
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2015-07-21 15:58:02 +02:00
|
|
|
Porting STM32 F4 Drivers
|
|
|
|
========================
|
|
|
|
|
|
|
|
The STM32F746 is very similar to the STM32 F429 and many of the drivers
|
|
|
|
in the stm32/ directory could be ported here: ADC, BBSRAM, CAN, DAC,
|
2015-07-21 19:16:44 +02:00
|
|
|
DMA2D, FLASH, I2C, IWDG, LSE, LSI, LTDC, OTGFS, OTGHS, PM, Quadrature
|
|
|
|
Encoder, RNG, RTCC, SDMMC (was SDIO), Timer/counters, and WWDG.
|
2015-07-21 15:58:02 +02:00
|
|
|
|
|
|
|
Many of these drivers would be ported very simply; many ports would just
|
2015-07-21 19:16:44 +02:00
|
|
|
be a matter of copying files and some seach-and-replacement. Like:
|
|
|
|
|
|
|
|
1. Compare the two register definitions files; make sure that the STM32
|
|
|
|
F4 peripheral is identical (or nearly identical) to the F7
|
|
|
|
peripheral. If so then,
|
|
|
|
2. Copy the register definition file from the stm32/chip directory to
|
|
|
|
the stm32f7/chip directory, making name changes as appropriate and
|
|
|
|
updating the driver for any minor register differences.
|
|
|
|
3. Copy the corresponding C file (and possibly a matching .h file) from
|
|
|
|
the stm32/ directory to the stm32f7/ directory again with naming
|
|
|
|
changes and changes for any register differences.
|
|
|
|
4. Update the Make.defs file to include the new C file in the build.
|
2015-07-21 15:58:02 +02:00
|
|
|
|
|
|
|
For other files, particularly those that use DMA, the port will be
|
|
|
|
significantly more complex. That is because the STM32F7 has a D-Cache
|
|
|
|
and, as a result, we need to exercise much more care to maintain cache
|
|
|
|
coherency. There is a Wiki page discussing the issues of porting
|
|
|
|
drivers from the stm32/ to the stm32f7/ directories here:
|
2020-08-30 22:12:57 +02:00
|
|
|
https://cwiki.apache.org/confluence/display/NUTTX/Porting+Drivers+to+the+STM32+F7
|
2015-07-21 15:58:02 +02:00
|
|
|
|
2015-07-16 19:41:40 +02:00
|
|
|
FPU
|
|
|
|
===
|
|
|
|
|
|
|
|
FPU Configuration Options
|
|
|
|
-------------------------
|
|
|
|
|
|
|
|
There are two version of the FPU support built into the STM32 port.
|
|
|
|
|
2018-06-20 20:30:37 +02:00
|
|
|
1. Non-Lazy Floating Point Register Save
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2018-06-20 20:30:37 +02:00
|
|
|
In this configuration floating point register save and restore is
|
|
|
|
implemented on interrupt entry and return, respectively. In this
|
|
|
|
case, you may use floating point operations for interrupt handling
|
|
|
|
logic if necessary. This FPU behavior logic is enabled by default
|
|
|
|
with:
|
|
|
|
|
|
|
|
CONFIG_ARCH_FPU=y
|
|
|
|
|
|
|
|
2. Lazy Floating Point Register Save.
|
|
|
|
|
|
|
|
An alternative mplementation only saves and restores FPU registers only
|
|
|
|
on context switches. This means: (1) floating point registers are not
|
2015-07-16 19:41:40 +02:00
|
|
|
stored on each context switch and, hence, possibly better interrupt
|
|
|
|
performance. But, (2) since floating point registers are not saved,
|
|
|
|
you cannot use floating point operations within interrupt handlers.
|
|
|
|
|
|
|
|
This logic can be enabled by simply adding the following to your .config
|
|
|
|
file:
|
|
|
|
|
2018-06-20 20:30:37 +02:00
|
|
|
CONFIG_ARCH_FPU=y
|
2015-07-16 19:41:40 +02:00
|
|
|
|
|
|
|
STM32F746G-DISCO-specific Configuration Options
|
|
|
|
===============================================
|
|
|
|
|
|
|
|
CONFIG_ARCH - Identifies the arch/ subdirectory. This should
|
|
|
|
be set to:
|
|
|
|
|
|
|
|
CONFIG_ARCH=arm
|
|
|
|
|
|
|
|
CONFIG_ARCH_family - For use in C code:
|
|
|
|
|
|
|
|
CONFIG_ARCH_ARM=y
|
|
|
|
|
|
|
|
CONFIG_ARCH_architecture - For use in C code:
|
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
CONFIG_ARCH_CORTEXM7=y
|
2015-07-16 19:41:40 +02:00
|
|
|
|
|
|
|
CONFIG_ARCH_CHIP - Identifies the arch/*/chip subdirectory
|
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
CONFIG_ARCH_CHIP=stm32f7
|
2015-07-16 19:41:40 +02:00
|
|
|
|
|
|
|
CONFIG_ARCH_CHIP_name - For use in C code to identify the exact
|
|
|
|
chip:
|
|
|
|
|
|
|
|
CONFIG_ARCH_CHIP_STM32F746=y
|
|
|
|
|
|
|
|
CONFIG_ARCH_BOARD_STM32_CUSTOM_CLOCKCONFIG - Enables special STM32 clock
|
|
|
|
configuration features.
|
|
|
|
|
|
|
|
CONFIG_ARCH_BOARD_STM32_CUSTOM_CLOCKCONFIG=n
|
|
|
|
|
2019-08-05 15:13:48 +02:00
|
|
|
CONFIG_ARCH_BOARD - Identifies the boards/ subdirectory and,
|
2015-07-16 19:41:40 +02:00
|
|
|
hence, the board that supports the particular chip or SoC.
|
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
CONFIG_ARCH_BOARD=stm32f746g-disco (for the STM32F746G-DISCO development board)
|
2015-07-16 19:41:40 +02:00
|
|
|
|
|
|
|
CONFIG_ARCH_BOARD_name - For use in C code
|
|
|
|
|
|
|
|
CONFIG_ARCH_BOARD_STM32F746G_DISCO=y
|
|
|
|
|
|
|
|
CONFIG_ARCH_LOOPSPERMSEC - Must be calibrated for correct operation
|
|
|
|
of delay loops
|
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
CONFIG_ENDIAN_BIG - should not be defined.
|
2015-07-16 19:41:40 +02:00
|
|
|
|
|
|
|
CONFIG_RAM_SIZE - Describes the installed DRAM (SRAM in this case):
|
|
|
|
|
|
|
|
CONFIG_RAM_SIZE=0x00010000 (64Kb)
|
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
CONFIG_RAM_START - The start address of installed SRAM (SRAM1)
|
|
|
|
|
|
|
|
CONFIG_RAM_START=0x20010000
|
|
|
|
CONFIG_RAM_SIZE=245760
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
This configurations use only SRAM1 for data storage. The heap includes
|
|
|
|
the remainder of SRAM1. If CONFIG_MM_REGIONS=2, then SRAM2 will be
|
|
|
|
included in the heap.
|
|
|
|
|
|
|
|
DTCM SRAM is never included in the heap because it cannot be used for
|
|
|
|
DMA. A DTCM allocator is available, however, so that DTCM can be
|
|
|
|
managed with dtcm_malloc(), dtcm_free(), etc.
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2017-07-27 18:27:01 +02:00
|
|
|
In order to use FMC SRAM, the following additional things need to be
|
2015-07-16 19:41:40 +02:00
|
|
|
present in the NuttX configuration file:
|
|
|
|
|
2017-07-27 18:27:01 +02:00
|
|
|
CONFIG_STM32F7_FMC_SRAM - Indicates that SRAM is available via the
|
|
|
|
FMC (as opposed to an LCD or FLASH).
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2017-07-27 18:27:01 +02:00
|
|
|
CONFIG_HEAP2_BASE - The base address of the SRAM in the FMC address space (hex)
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2017-07-27 18:27:01 +02:00
|
|
|
CONFIG_HEAP2_SIZE - The size of the SRAM in the FMC address space (decimal)
|
2015-07-16 19:41:40 +02:00
|
|
|
|
|
|
|
CONFIG_ARCH_FPU - The STM32F746G-DISCO supports a floating point unit (FPU)
|
|
|
|
|
|
|
|
CONFIG_ARCH_FPU=y
|
|
|
|
|
|
|
|
CONFIG_ARCH_LEDS - Use LEDs to show state. Unique to boards that
|
|
|
|
have LEDs
|
|
|
|
|
|
|
|
CONFIG_ARCH_INTERRUPTSTACK - This architecture supports an interrupt
|
|
|
|
stack. If defined, this symbol is the size of the interrupt
|
|
|
|
stack in bytes. If not defined, the user task stacks will be
|
|
|
|
used during interrupt handling.
|
|
|
|
|
|
|
|
CONFIG_ARCH_STACKDUMP - Do stack dumps after assertions
|
|
|
|
|
|
|
|
CONFIG_ARCH_LEDS - Use LEDs to show state. Unique to board architecture.
|
|
|
|
|
|
|
|
Individual subsystems can be enabled:
|
|
|
|
|
2015-07-17 03:48:39 +02:00
|
|
|
APB1
|
2015-07-16 19:41:40 +02:00
|
|
|
----
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_STM32F7_TIM2 TIM2
|
|
|
|
CONFIG_STM32F7_TIM3 TIM3
|
|
|
|
CONFIG_STM32F7_TIM4 TIM4
|
|
|
|
CONFIG_STM32F7_TIM5 TIM5
|
|
|
|
CONFIG_STM32F7_TIM6 TIM6
|
|
|
|
CONFIG_STM32F7_TIM7 TIM7
|
|
|
|
CONFIG_STM32F7_TIM12 TIM12
|
|
|
|
CONFIG_STM32F7_TIM13 TIM13
|
|
|
|
CONFIG_STM32F7_TIM14 TIM14
|
|
|
|
CONFIG_STM32F7_LPTIM1 LPTIM1
|
|
|
|
CONFIG_STM32F7_RTC RTC
|
|
|
|
CONFIG_STM32F7_BKP BKP Registers
|
|
|
|
CONFIG_STM32F7_WWDG WWDG
|
|
|
|
CONFIG_STM32F7_IWDG IWDG
|
|
|
|
CONFIG_STM32F7_SPI2 SPI2
|
|
|
|
CONFIG_STM32F7_I2S2 I2S2
|
|
|
|
CONFIG_STM32F7_SPI3 SPI3
|
|
|
|
CONFIG_STM32F7_I2S3 I2S3
|
|
|
|
CONFIG_STM32F7_SPDIFRX SPDIFRX
|
|
|
|
CONFIG_STM32F7_USART2 USART2
|
|
|
|
CONFIG_STM32F7_USART3 USART3
|
|
|
|
CONFIG_STM32F7_UART4 UART4
|
|
|
|
CONFIG_STM32F7_UART5 UART5
|
|
|
|
CONFIG_STM32F7_I2C1 I2C1
|
|
|
|
CONFIG_STM32F7_I2C2 I2C2
|
|
|
|
CONFIG_STM32F7_I2C3 I2C3
|
|
|
|
CONFIG_STM32F7_I2C4 I2C4
|
|
|
|
CONFIG_STM32F7_CAN1 CAN1
|
|
|
|
CONFIG_STM32F7_CAN2 CAN2
|
|
|
|
CONFIG_STM32F7_HDMICEC HDMI-CEC
|
|
|
|
CONFIG_STM32F7_PWR PWR
|
|
|
|
CONFIG_STM32F7_DAC DAC
|
|
|
|
CONFIG_STM32F7_UART7 UART7
|
|
|
|
CONFIG_STM32F7_UART8 UART8
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2015-07-17 03:48:39 +02:00
|
|
|
APB2
|
2015-07-16 19:41:40 +02:00
|
|
|
----
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_STM32F7_TIM1 TIM1
|
|
|
|
CONFIG_STM32F7_TIM8 TIM8
|
|
|
|
CONFIG_STM32F7_USART1 USART1
|
|
|
|
CONFIG_STM32F7_USART6 USART6
|
|
|
|
CONFIG_STM32F7_ADC ADC1 - ADC2 - ADC3
|
|
|
|
CONFIG_STM32F7_SDMMC1 SDMMC1
|
|
|
|
CONFIG_STM32F7_SPI1 SPI1
|
|
|
|
CONFIG_STM32F7_SPI4 SPI4
|
|
|
|
CONFIG_STM32F7_SYSCFG SYSCFG
|
|
|
|
CONFIG_STM32F7_EXTI EXTI
|
|
|
|
CONFIG_STM32F7_TIM9 TIM9
|
|
|
|
CONFIG_STM32F7_TIM10 TIM10
|
|
|
|
CONFIG_STM32F7_TIM11 TIM11
|
|
|
|
CONFIG_STM32F7_SPI5 SPI5
|
|
|
|
CONFIG_STM32F7_SPI6 SPI6
|
|
|
|
CONFIG_STM32F7_SAI1 SAI1
|
|
|
|
CONFIG_STM32F7_SAI2 SAI2
|
|
|
|
CONFIG_STM32F7_LTDC LCD-TFT
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2015-07-17 03:48:39 +02:00
|
|
|
AHB1
|
2015-07-16 19:41:40 +02:00
|
|
|
----
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_STM32F7_CRC CRC
|
|
|
|
CONFIG_STM32F7_BKPSRAM BKPSRAM
|
|
|
|
CONFIG_STM32F7_DMA1 DMA1
|
|
|
|
CONFIG_STM32F7_DMA2 DMA2
|
|
|
|
CONFIG_STM32F7_ETHMAC Ethernet MAC
|
|
|
|
CONFIG_STM32F7_DMA2D Chrom-ART (DMA2D)
|
2017-07-15 09:36:29 +02:00
|
|
|
CONFIG_STM32F7_OTGHS USB OTG HS
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2015-07-17 03:48:39 +02:00
|
|
|
AHB2
|
2015-07-16 19:41:40 +02:00
|
|
|
----
|
2017-07-15 09:36:29 +02:00
|
|
|
CONFIG_STM32F7_OTGFS USB OTG FS
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_STM32F7_DCMI DCMI
|
|
|
|
CONFIG_STM32F7_CRYP CRYP
|
|
|
|
CONFIG_STM32F7_HASH HASH
|
|
|
|
CONFIG_STM32F7_RNG RNG
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2015-07-17 03:48:39 +02:00
|
|
|
AHB3
|
2015-07-16 19:41:40 +02:00
|
|
|
----
|
2015-07-17 03:48:39 +02:00
|
|
|
|
2017-07-27 19:50:59 +02:00
|
|
|
CONFIG_STM32F7_FMC FMC control registers
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_STM32F7_QUADSPI QuadSPI Control
|
2015-07-16 19:41:40 +02:00
|
|
|
|
|
|
|
Timer devices may be used for different purposes. One special purpose is
|
2015-07-17 03:48:39 +02:00
|
|
|
to generate modulated outputs for such things as motor control. If CONFIG_STM32F7_TIMn
|
2015-07-16 19:41:40 +02:00
|
|
|
is defined (as above) then the following may also be defined to indicate that
|
|
|
|
the timer is intended to be used for pulsed output modulation, ADC conversion,
|
|
|
|
or DAC conversion. Note that ADC/DAC require two definition: Not only do you have
|
|
|
|
to assign the timer (n) for used by the ADC or DAC, but then you also have to
|
|
|
|
configure which ADC or DAC (m) it is assigned to.
|
|
|
|
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_STM32F7_TIMn_PWM Reserve timer n for use by PWM, n=1,..,14
|
|
|
|
CONFIG_STM32F7_TIMn_ADC Reserve timer n for use by ADC, n=1,..,14
|
|
|
|
CONFIG_STM32F7_TIMn_ADCm Reserve timer n to trigger ADCm, n=1,..,14, m=1,..,3
|
|
|
|
CONFIG_STM32F7_TIMn_DAC Reserve timer n for use by DAC, n=1,..,14
|
|
|
|
CONFIG_STM32F7_TIMn_DACm Reserve timer n to trigger DACm, n=1,..,14, m=1,..,2
|
2015-07-16 19:41:40 +02:00
|
|
|
|
|
|
|
For each timer that is enabled for PWM usage, we need the following additional
|
|
|
|
configuration settings:
|
|
|
|
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_STM32F7_TIMx_CHANNEL - Specifies the timer output channel {1,..,4}
|
2015-07-16 19:41:40 +02:00
|
|
|
|
|
|
|
NOTE: The STM32 timers are each capable of generating different signals on
|
|
|
|
each of the four channels with different duty cycles. That capability is
|
|
|
|
not supported by this driver: Only one output channel per timer.
|
|
|
|
|
|
|
|
STM32F746G-DISCO specific device driver settings
|
|
|
|
|
|
|
|
CONFIG_U[S]ARTn_SERIAL_CONSOLE - selects the USARTn (n=1,2,3) or UART
|
|
|
|
m (m=4,5) for the console and ttys0 (default is the USART1).
|
|
|
|
CONFIG_U[S]ARTn_RXBUFSIZE - Characters are buffered as received.
|
|
|
|
This specific the size of the receive buffer
|
|
|
|
CONFIG_U[S]ARTn_TXBUFSIZE - Characters are buffered before
|
|
|
|
being sent. This specific the size of the transmit buffer
|
|
|
|
CONFIG_U[S]ARTn_BAUD - The configure BAUD of the UART. Must be
|
|
|
|
CONFIG_U[S]ARTn_BITS - The number of bits. Must be either 7 or 8.
|
|
|
|
CONFIG_U[S]ARTn_PARTIY - 0=no parity, 1=odd parity, 2=even parity
|
|
|
|
CONFIG_U[S]ARTn_2STOP - Two stop bits
|
|
|
|
|
|
|
|
STM32F746G-DISCO CAN Configuration
|
|
|
|
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_CAN - Enables CAN support (one or both of CONFIG_STM32F7_CAN1 or
|
|
|
|
CONFIG_STM32F7_CAN2 must also be defined)
|
2015-07-16 19:41:40 +02:00
|
|
|
CONFIG_CAN_EXTID - Enables support for the 29-bit extended ID. Default
|
|
|
|
Standard 11-bit IDs.
|
|
|
|
CONFIG_CAN_FIFOSIZE - The size of the circular buffer of CAN messages.
|
|
|
|
Default: 8
|
|
|
|
CONFIG_CAN_NPENDINGRTR - The size of the list of pending RTR requests.
|
|
|
|
Default: 4
|
|
|
|
CONFIG_CAN_LOOPBACK - A CAN driver may or may not support a loopback
|
|
|
|
mode for testing. The STM32 CAN driver does support loopback mode.
|
2018-06-28 22:47:14 +02:00
|
|
|
CONFIG_STM32F7_CAN1_BAUD - CAN1 BAUD rate. Required if
|
|
|
|
CONFIG_STM32F7_CAN1 is defined.
|
|
|
|
CONFIG_STM32F7_CAN2_BAUD - CAN1 BAUD rate. Required if
|
|
|
|
CONFIG_STM32F7_CAN2 is defined.
|
2018-06-28 23:44:42 +02:00
|
|
|
CONFIG_STM32_CAN_TSEG1 - The number of CAN time quanta in segment 1.
|
|
|
|
Default: 6
|
|
|
|
CONFIG_STM32_CAN_TSEG2 - the number of CAN time quanta in segment 2.
|
|
|
|
Default: 7
|
2016-06-15 23:45:27 +02:00
|
|
|
CONFIG_STM32_CAN_REGDEBUG - If CONFIG_DEBUG_FEATURES is set, this will generate an
|
2015-07-16 19:41:40 +02:00
|
|
|
dump of all CAN registers.
|
|
|
|
|
|
|
|
STM32F746G-DISCO SPI Configuration
|
|
|
|
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_STM32F7_SPI_INTERRUPTS - Select to enable interrupt driven SPI
|
2015-07-16 19:41:40 +02:00
|
|
|
support. Non-interrupt-driven, poll-waiting is recommended if the
|
|
|
|
interrupt rate would be to high in the interrupt driven case.
|
2022-07-15 20:04:43 +02:00
|
|
|
CONFIG_STM32F7_SPIx_DMA - Use DMA to improve SPIx transfer performance.
|
2015-07-17 03:48:39 +02:00
|
|
|
Cannot be used with CONFIG_STM32F7_SPI_INTERRUPT.
|
2015-07-16 19:41:40 +02:00
|
|
|
|
|
|
|
STM32F746G-DISCO DMA Configuration
|
|
|
|
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_SDIO_DMA - Support DMA data transfers. Requires CONFIG_STM32F7_SDIO
|
|
|
|
and CONFIG_STM32F7_DMA2.
|
2017-01-31 18:52:00 +01:00
|
|
|
CONFIG_STM32_SDIO_DMAPRIO - Select SDIO DMA interrupt priority.
|
2015-07-16 19:41:40 +02:00
|
|
|
Default: Medium
|
2017-01-31 16:16:01 +01:00
|
|
|
CONFIG_STM32_SDIO_WIDTH_D1_ONLY - Select 1-bit transfer mode. Default:
|
2015-07-16 19:41:40 +02:00
|
|
|
4-bit transfer mode.
|
|
|
|
|
|
|
|
STM32 USB OTG FS Host Driver Support
|
|
|
|
|
|
|
|
Pre-requisites
|
|
|
|
|
|
|
|
CONFIG_USBDEV - Enable USB device support
|
|
|
|
CONFIG_USBHOST - Enable USB host support
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_STM32F7_OTGFS - Enable the STM32 USB OTG FS block
|
|
|
|
CONFIG_STM32F7_SYSCFG - Needed
|
2015-07-16 19:41:40 +02:00
|
|
|
CONFIG_SCHED_WORKQUEUE - Worker thread support is required
|
|
|
|
|
|
|
|
Options:
|
|
|
|
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_STM32F7_OTGFS_RXFIFO_SIZE - Size of the RX FIFO in 32-bit words.
|
2015-07-16 19:41:40 +02:00
|
|
|
Default 128 (512 bytes)
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_STM32F7_OTGFS_NPTXFIFO_SIZE - Size of the non-periodic Tx FIFO
|
2015-07-16 19:41:40 +02:00
|
|
|
in 32-bit words. Default 96 (384 bytes)
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_STM32F7_OTGFS_PTXFIFO_SIZE - Size of the periodic Tx FIFO in 32-bit
|
2015-07-16 19:41:40 +02:00
|
|
|
words. Default 96 (384 bytes)
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_STM32F7_OTGFS_DESCSIZE - Maximum size of a descriptor. Default: 128
|
|
|
|
CONFIG_STM32F7_OTGFS_SOFINTR - Enable SOF interrupts. Why would you ever
|
2015-07-16 19:41:40 +02:00
|
|
|
want to do that?
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_STM32F7_USBHOST_REGDEBUG - Enable very low-level register access
|
2016-06-11 22:14:08 +02:00
|
|
|
debug. Depends on CONFIG_DEBUG_FEATURES.
|
2015-07-17 03:48:39 +02:00
|
|
|
CONFIG_STM32F7_USBHOST_PKTDUMP - Dump all incoming and outgoing USB
|
2016-06-11 22:14:08 +02:00
|
|
|
packets. Depends on CONFIG_DEBUG_FEATURES.
|
2015-07-16 19:41:40 +02:00
|
|
|
|
|
|
|
Configurations
|
|
|
|
==============
|
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
Common Configuration Information
|
|
|
|
--------------------------------
|
|
|
|
Each STM32F746G-DISCO configuration is maintained in a sub-directory and
|
|
|
|
can be selected as follow:
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2019-08-06 00:53:39 +02:00
|
|
|
tools/configure.sh stm32f746g-disco:<subdir>
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
Where <subdir> is one of the sub-directories listed below.
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
NOTES:
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
1. These configurations use the mconf-based configuration tool. To
|
2015-07-16 19:41:40 +02:00
|
|
|
change this configuration using that tool, you should:
|
|
|
|
|
|
|
|
a. Build and install the kconfig-mconf tool. See nuttx/README.txt
|
|
|
|
see additional README.txt files in the NuttX tools repository.
|
|
|
|
|
|
|
|
b. Execute 'make menuconfig' in nuttx/ in order to start the
|
|
|
|
reconfiguration process.
|
|
|
|
|
2020-08-26 16:55:46 +02:00
|
|
|
2. By default, these configurations use the USART1 for the serial
|
2015-07-19 18:40:32 +02:00
|
|
|
console. Pins are configured to that RX/TX are available at
|
|
|
|
pins D0 and D1 of the Arduion connectors. This should be compatible
|
|
|
|
with most RS-232 shields.
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2015-07-31 16:40:40 +02:00
|
|
|
3. All of these configurations are set up to build under Windows using the
|
|
|
|
"GNU Tools for ARM Embedded Processors" that is maintained by ARM
|
2015-07-19 18:40:32 +02:00
|
|
|
(unless stated otherwise in the description of the configuration).
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2017-08-13 15:18:19 +02:00
|
|
|
https://developer.arm.com/open-source/gnu-toolchain/gnu-rm
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
As of this writing (2015-03-11), full support is difficult to find
|
2020-02-23 09:50:23 +01:00
|
|
|
for the Cortex-M7, but is supported by at least this release of
|
2015-07-19 18:40:32 +02:00
|
|
|
the ARM GNU tools:
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2017-04-26 18:12:13 +02:00
|
|
|
https://launchpadlibrarian.net/209776344/release.txt
|
2015-07-31 16:40:40 +02:00
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
That toolchain selection can easily be reconfigured using
|
|
|
|
'make menuconfig'. Here are the relevant current settings:
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
Build Setup:
|
|
|
|
CONFIG_HOST_WINDOWS=y : Window environment
|
|
|
|
CONFIG_WINDOWS_CYGWIN=y : Cywin under Windows
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
System Type -> Toolchain:
|
2022-09-15 12:17:26 +02:00
|
|
|
CONFIG_ARM_TOOLCHAIN_GNU_EABI=y : GNU ARM EABI toolchain
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
NOTE: As of this writing, there are issues with using this tool at
|
|
|
|
the -Os level of optimization. This has not been proven to be a
|
|
|
|
compiler issue (as least not one that might not be fixed with a
|
|
|
|
well placed volatile qualifier). However, in any event, it is
|
|
|
|
recommend that you use not more that -O2 optimization.
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2015-07-19 18:40:32 +02:00
|
|
|
Configuration Directories
|
|
|
|
-------------------------
|
2015-07-16 19:41:40 +02:00
|
|
|
|
2018-02-19 21:38:22 +01:00
|
|
|
nsh
|
2015-07-19 18:40:32 +02:00
|
|
|
---
|
2015-07-19 22:13:26 +02:00
|
|
|
Configures the NuttShell (NSH) located at apps/examples/nsh. The
|
2020-08-26 16:55:46 +02:00
|
|
|
Configuration enables the serial interfaces on USART1. Support for
|
2018-02-19 21:38:22 +01:00
|
|
|
built-in applications is enabled, but in the base configuration no
|
|
|
|
built-in applications are selected.
|
|
|
|
|
2019-01-16 14:01:14 +01:00
|
|
|
netnsh
|
|
|
|
------
|
2018-02-19 21:38:22 +01:00
|
|
|
This configuration is similar to the nsh but a lot more hardware
|
|
|
|
peripherals are enabled, in particular Ethernet, as well as networking
|
2019-01-16 14:01:14 +01:00
|
|
|
support. It is similar to the stm32f769i-disco/netnsh
|
2018-02-19 21:38:22 +01:00
|
|
|
configuration. This configuration uses USART1 for the serial console.
|
|
|
|
USART1 is connected to the ST-link virtual com inside board.h to remove
|
|
|
|
the need of a extra serial connection to use this board.
|
2018-08-01 23:31:39 +02:00
|
|
|
|
|
|
|
lgvl
|
|
|
|
----
|
|
|
|
STM32F746G-DISCO LittlevGL demo example.
|
|
|
|
|
|
|
|
The LTDC is initialized during boot up.
|
|
|
|
This configuration uses USART1 for the serial console.
|
|
|
|
USART1 is connected to the ST-link virtual com inside board.h to remove
|
|
|
|
the need of a extra serial connection to use this board.
|
2020-02-23 09:50:23 +01:00
|
|
|
From the nsh command line execute the lvgldemo example:
|
2018-08-01 23:31:39 +02:00
|
|
|
|
|
|
|
nsh> lvgldemo
|
|
|
|
|
|
|
|
The test will execute the calibration process and then run the
|
|
|
|
LittlevGL demo project.
|