2016-10-16 17:47:07 +02:00
|
|
|
#
|
|
|
|
# For a description of the syntax of this configuration file,
|
|
|
|
# see the file kconfig-language.txt in the NuttX tools repository.
|
|
|
|
#
|
|
|
|
|
|
|
|
if ARCH_RISCV
|
|
|
|
comment "RISC-V Options"
|
|
|
|
|
|
|
|
choice
|
|
|
|
prompt "RISC-V chip selection"
|
2021-03-11 04:06:42 +01:00
|
|
|
default ARCH_CHIP_RISCV_CUSTOM
|
2016-10-16 17:47:07 +02:00
|
|
|
|
2019-11-28 21:37:24 +01:00
|
|
|
config ARCH_CHIP_FE310
|
|
|
|
bool "SiFive FE310"
|
2021-12-26 17:18:22 +01:00
|
|
|
select ARCH_RV32
|
|
|
|
select ARCH_RV_ISA_M
|
|
|
|
select ARCH_RV_ISA_A
|
|
|
|
select ARCH_RV_ISA_C
|
2022-04-11 12:42:24 +02:00
|
|
|
select ONESHOT
|
|
|
|
select ALARM_ARCH
|
2019-11-28 21:37:24 +01:00
|
|
|
---help---
|
|
|
|
SiFive FE310 processor (E31 RISC-V Core with MAC extensions).
|
|
|
|
|
2019-12-31 16:06:20 +01:00
|
|
|
config ARCH_CHIP_K210
|
|
|
|
bool "Kendryte K210"
|
2021-12-26 17:18:22 +01:00
|
|
|
select ARCH_RV64
|
|
|
|
select ARCH_RV_ISA_M
|
|
|
|
select ARCH_RV_ISA_A
|
|
|
|
select ARCH_RV_ISA_C
|
2022-04-22 06:21:13 +02:00
|
|
|
select ARCH_HAVE_FPU if !K210_WITH_QEMU
|
|
|
|
select ARCH_HAVE_DPFPU if !K210_WITH_QEMU
|
2020-02-14 08:10:50 +01:00
|
|
|
select ARCH_HAVE_MPU
|
2020-01-10 15:04:41 +01:00
|
|
|
select ARCH_HAVE_TESTSET
|
|
|
|
select ARCH_HAVE_MULTICPU
|
2022-04-11 03:47:53 +02:00
|
|
|
select ARCH_HAVE_MISALIGN_EXCEPTION
|
2022-04-11 12:42:24 +02:00
|
|
|
select ONESHOT
|
|
|
|
select ALARM_ARCH
|
2019-12-31 16:06:20 +01:00
|
|
|
---help---
|
|
|
|
Kendryte K210 processor (RISC-V 64bit core with GC extensions)
|
|
|
|
|
2020-03-21 07:01:56 +01:00
|
|
|
config ARCH_CHIP_LITEX
|
|
|
|
bool "Enjoy Digital LITEX VEXRISCV"
|
2021-12-26 17:18:22 +01:00
|
|
|
select ARCH_RV32
|
|
|
|
select ARCH_RV_ISA_M
|
|
|
|
select ARCH_RV_ISA_A
|
2022-03-24 04:06:51 +01:00
|
|
|
select ARCH_DCACHE
|
2023-08-16 02:05:27 +02:00
|
|
|
select ARCH_HAVE_TICKLESS
|
2023-08-25 04:00:35 +02:00
|
|
|
select ARCH_HAVE_RESET
|
2020-03-21 07:01:56 +01:00
|
|
|
---help---
|
|
|
|
Enjoy Digital LITEX VEXRISCV softcore processor (RV32IMA).
|
|
|
|
|
2020-12-17 12:04:46 +01:00
|
|
|
config ARCH_CHIP_BL602
|
|
|
|
bool "BouffaloLab BL602"
|
2021-12-26 17:18:22 +01:00
|
|
|
select ARCH_RV32
|
|
|
|
select ARCH_RV_ISA_M
|
|
|
|
select ARCH_RV_ISA_A
|
|
|
|
select ARCH_RV_ISA_C
|
2022-01-15 02:32:45 +01:00
|
|
|
select ARCH_HAVE_FPU
|
2020-12-31 21:22:53 +01:00
|
|
|
select ARCH_HAVE_RESET
|
2022-04-11 03:47:53 +02:00
|
|
|
select ARCH_HAVE_MISALIGN_EXCEPTION
|
2022-04-11 12:42:24 +02:00
|
|
|
select ONESHOT
|
|
|
|
select ALARM_ARCH
|
2020-12-17 12:04:46 +01:00
|
|
|
---help---
|
|
|
|
BouffaloLab BL602(rv32imfc)
|
|
|
|
|
2021-01-21 13:13:10 +01:00
|
|
|
config ARCH_CHIP_ESP32C3
|
|
|
|
bool "Espressif ESP32-C3"
|
2021-12-26 17:18:22 +01:00
|
|
|
select ARCH_RV32
|
|
|
|
select ARCH_RV_ISA_M
|
|
|
|
select ARCH_RV_ISA_C
|
2021-01-21 13:13:10 +01:00
|
|
|
select ARCH_VECNOTIRQ
|
2022-04-12 02:09:25 +02:00
|
|
|
select ARCH_HAVE_MPU
|
2021-02-19 11:55:39 +01:00
|
|
|
select ARCH_HAVE_RESET
|
2021-08-26 11:20:23 +02:00
|
|
|
select LIBC_ARCH_ATOMIC
|
2021-11-13 14:06:26 +01:00
|
|
|
select LIBC_ARCH_MEMCPY
|
|
|
|
select LIBC_ARCH_MEMCHR
|
2021-12-30 12:50:22 +01:00
|
|
|
select LIBC_ARCH_MEMCMP
|
|
|
|
select LIBC_ARCH_MEMMOVE
|
|
|
|
select LIBC_ARCH_MEMSET
|
2021-11-13 14:06:26 +01:00
|
|
|
select LIBC_ARCH_STRCHR
|
|
|
|
select LIBC_ARCH_STRCMP
|
2021-12-30 12:50:22 +01:00
|
|
|
select LIBC_ARCH_STRCPY
|
2021-11-13 14:06:26 +01:00
|
|
|
select LIBC_ARCH_STRLCPY
|
|
|
|
select LIBC_ARCH_STRNCPY
|
|
|
|
select LIBC_ARCH_STRLEN
|
|
|
|
select LIBC_ARCH_STRNLEN
|
2021-06-18 01:47:45 +02:00
|
|
|
select ARCH_HAVE_TEXT_HEAP
|
2021-09-24 14:20:42 +02:00
|
|
|
select ARCH_HAVE_BOOTLOADER
|
2023-07-21 09:34:55 +02:00
|
|
|
select ARCH_HAVE_PERF_EVENTS
|
2021-01-21 13:13:10 +01:00
|
|
|
---help---
|
|
|
|
Espressif ESP32-C3 (RV32IMC).
|
|
|
|
|
2023-01-06 03:50:54 +01:00
|
|
|
config ARCH_CHIP_ESP32C6
|
|
|
|
bool "Espressif ESP32-C6"
|
|
|
|
select ARCH_RV32
|
|
|
|
select ARCH_RV_ISA_M
|
|
|
|
select ARCH_RV_ISA_A
|
|
|
|
select ARCH_RV_ISA_C
|
|
|
|
select ARCH_VECNOTIRQ
|
|
|
|
select ARCH_HAVE_RESET
|
|
|
|
select LIBC_ARCH_MEMCPY
|
|
|
|
select LIBC_ARCH_MEMCHR
|
|
|
|
select LIBC_ARCH_MEMCMP
|
|
|
|
select LIBC_ARCH_MEMMOVE
|
|
|
|
select LIBC_ARCH_MEMSET
|
|
|
|
select LIBC_ARCH_STRCHR
|
|
|
|
select LIBC_ARCH_STRCMP
|
|
|
|
select LIBC_ARCH_STRCPY
|
|
|
|
select LIBC_ARCH_STRLCPY
|
|
|
|
select LIBC_ARCH_STRNCPY
|
|
|
|
select LIBC_ARCH_STRLEN
|
|
|
|
select LIBC_ARCH_STRNLEN
|
|
|
|
---help---
|
|
|
|
Espressif ESP32-C6 (RV32IMAC).
|
|
|
|
|
2023-01-24 14:31:15 +01:00
|
|
|
config ARCH_CHIP_ESPRESSIF
|
|
|
|
bool "Espressif ESP32 family"
|
|
|
|
---help---
|
|
|
|
Family of RISC-V based microcontrollers from Espressif Systems.
|
|
|
|
|
2021-03-08 16:19:29 +01:00
|
|
|
config ARCH_CHIP_C906
|
|
|
|
bool "THEAD C906"
|
2021-12-26 17:18:22 +01:00
|
|
|
select ARCH_RV64
|
|
|
|
select ARCH_RV_ISA_M
|
|
|
|
select ARCH_RV_ISA_A
|
|
|
|
select ARCH_RV_ISA_C
|
2022-01-15 02:32:45 +01:00
|
|
|
select ARCH_HAVE_FPU
|
|
|
|
select ARCH_HAVE_DPFPU
|
2021-03-16 03:06:06 +01:00
|
|
|
select ARCH_HAVE_MPU
|
2022-04-11 12:42:24 +02:00
|
|
|
select ONESHOT
|
|
|
|
select ALARM_ARCH
|
2021-03-08 16:19:29 +01:00
|
|
|
---help---
|
|
|
|
THEAD C906 processor (RISC-V 64bit core with GCVX extensions).
|
|
|
|
|
2021-05-04 12:56:52 +02:00
|
|
|
config ARCH_CHIP_MPFS
|
2021-12-14 08:52:49 +01:00
|
|
|
bool "MicroChip Polarfire (MPFS)"
|
2021-12-26 17:18:22 +01:00
|
|
|
select ARCH_RV64
|
|
|
|
select ARCH_RV_ISA_M
|
|
|
|
select ARCH_RV_ISA_A
|
|
|
|
select ARCH_RV_ISA_C
|
2022-01-15 02:32:45 +01:00
|
|
|
select ARCH_HAVE_FPU
|
|
|
|
select ARCH_HAVE_DPFPU
|
2021-12-14 08:52:49 +01:00
|
|
|
select ARCH_HAVE_MPU
|
2022-01-19 09:14:28 +01:00
|
|
|
select ARCH_HAVE_MMU
|
|
|
|
select ARCH_MMU_TYPE_SV39
|
2022-03-11 12:35:39 +01:00
|
|
|
select ARCH_HAVE_ADDRENV
|
|
|
|
select ARCH_NEED_ADDRENV_MAPPING
|
2021-12-14 08:52:49 +01:00
|
|
|
select ARCH_HAVE_RESET
|
|
|
|
select ARCH_HAVE_SPI_CS_CONTROL
|
|
|
|
select ARCH_HAVE_PWM_MULTICHAN
|
2022-03-17 10:20:42 +01:00
|
|
|
select ARCH_HAVE_S_MODE
|
2022-01-24 09:17:08 +01:00
|
|
|
select PMP_HAS_LIMITED_FEATURES
|
2022-04-11 12:42:24 +02:00
|
|
|
select ONESHOT
|
|
|
|
select ALARM_ARCH
|
2021-12-14 08:52:49 +01:00
|
|
|
---help---
|
2021-05-04 12:56:52 +02:00
|
|
|
MicroChip Polarfire processor (RISC-V 64bit core with GCVX extensions).
|
|
|
|
|
2021-06-04 09:30:49 +02:00
|
|
|
config ARCH_CHIP_RV32M1
|
|
|
|
bool "NXP RV32M1"
|
2021-12-26 17:18:22 +01:00
|
|
|
select ARCH_RV32
|
|
|
|
select ARCH_RV_ISA_M
|
|
|
|
select ARCH_RV_ISA_C
|
2021-06-04 09:30:49 +02:00
|
|
|
---help---
|
|
|
|
NXP RV32M1 processor (RISC-V Core with PULP extensions).
|
|
|
|
|
2022-01-14 10:18:29 +01:00
|
|
|
config ARCH_CHIP_QEMU_RV
|
|
|
|
bool "QEMU RV"
|
2023-06-20 12:39:52 +02:00
|
|
|
select ARCH_HAVE_FPU
|
|
|
|
select ARCH_HAVE_DPFPU
|
2022-02-17 14:23:41 +01:00
|
|
|
select ARCH_HAVE_MULTICPU
|
2022-05-09 04:00:56 +02:00
|
|
|
select ARCH_HAVE_MPU
|
|
|
|
select ARCH_HAVE_MMU
|
|
|
|
select ARCH_MMU_TYPE_SV39 if ARCH_CHIP_QEMU_RV64
|
2023-03-27 01:01:47 +02:00
|
|
|
select ARCH_MMU_TYPE_SV32 if ARCH_CHIP_QEMU_RV32
|
2022-05-09 04:00:56 +02:00
|
|
|
select ARCH_HAVE_ADDRENV
|
|
|
|
select ARCH_NEED_ADDRENV_MAPPING
|
|
|
|
select ARCH_HAVE_S_MODE
|
2022-04-11 12:42:24 +02:00
|
|
|
select ONESHOT
|
|
|
|
select ALARM_ARCH
|
2021-12-05 14:41:44 +01:00
|
|
|
---help---
|
2022-02-17 14:23:41 +01:00
|
|
|
QEMU Generic RV32/RV64 processor
|
2021-12-05 14:41:44 +01:00
|
|
|
|
2023-02-08 03:49:31 +01:00
|
|
|
config ARCH_CHIP_HPM6750
|
|
|
|
bool "Hpmicro HPM6750"
|
|
|
|
select ARCH_RV32
|
|
|
|
select ARCH_RV_ISA_M
|
|
|
|
select ARCH_RV_ISA_A
|
|
|
|
select ARCH_RV_ISA_C
|
|
|
|
select ONESHOT
|
|
|
|
select ALARM_ARCH
|
|
|
|
---help---
|
|
|
|
Hpmicro HPM6750 processor (D45 RISC-V Core with MAC extensions).
|
|
|
|
|
2023-08-04 01:31:14 +02:00
|
|
|
config ARCH_CHIP_JH7110
|
|
|
|
bool "StarFive JH7110"
|
|
|
|
select ARCH_RV64
|
|
|
|
select ARCH_RV_ISA_M
|
|
|
|
select ARCH_RV_ISA_A
|
|
|
|
select ARCH_RV_ISA_C
|
|
|
|
select ARCH_HAVE_FPU
|
|
|
|
select ARCH_HAVE_DPFPU
|
|
|
|
select ARCH_HAVE_MULTICPU
|
|
|
|
select ARCH_HAVE_MPU
|
|
|
|
select ARCH_HAVE_MMU
|
|
|
|
select ARCH_MMU_TYPE_SV39
|
|
|
|
select ARCH_HAVE_ADDRENV
|
|
|
|
select ARCH_NEED_ADDRENV_MAPPING
|
|
|
|
select ARCH_HAVE_S_MODE
|
|
|
|
select ONESHOT
|
|
|
|
select ALARM_ARCH
|
|
|
|
---help---
|
|
|
|
StarFive JH7110 SoC.
|
|
|
|
|
2020-10-15 05:29:59 +02:00
|
|
|
config ARCH_CHIP_RISCV_CUSTOM
|
|
|
|
bool "Custom RISC-V chip"
|
|
|
|
select ARCH_CHIP_CUSTOM
|
|
|
|
---help---
|
|
|
|
Select this option if there is no directory for the chip under arch/risc-v/src/.
|
|
|
|
|
2016-10-16 17:47:07 +02:00
|
|
|
endchoice
|
|
|
|
|
2021-12-26 17:18:22 +01:00
|
|
|
config ARCH_RV32
|
2016-10-16 17:47:07 +02:00
|
|
|
bool
|
|
|
|
default n
|
|
|
|
|
2021-12-26 17:18:22 +01:00
|
|
|
config ARCH_RV64
|
2016-10-16 17:47:07 +02:00
|
|
|
bool
|
|
|
|
default n
|
2021-12-26 17:18:22 +01:00
|
|
|
select LIBC_ARCH_ELF_64BIT if LIBC_ARCH_ELF
|
2016-10-16 17:47:07 +02:00
|
|
|
|
2021-12-26 17:18:22 +01:00
|
|
|
config ARCH_RV_ISA_M
|
|
|
|
bool
|
|
|
|
default n
|
|
|
|
|
|
|
|
config ARCH_RV_ISA_A
|
|
|
|
bool
|
|
|
|
default n
|
2021-12-29 11:39:41 +01:00
|
|
|
select ARCH_HAVE_TESTSET
|
2021-12-26 17:18:22 +01:00
|
|
|
|
|
|
|
config ARCH_RV_ISA_C
|
|
|
|
bool
|
|
|
|
default n
|
|
|
|
|
2016-10-16 17:47:07 +02:00
|
|
|
config ARCH_FAMILY
|
|
|
|
string
|
2021-12-26 17:18:22 +01:00
|
|
|
default "rv32" if ARCH_RV32
|
|
|
|
default "rv64" if ARCH_RV64
|
2016-10-16 17:47:07 +02:00
|
|
|
|
|
|
|
config ARCH_CHIP
|
|
|
|
string
|
2019-11-28 21:37:24 +01:00
|
|
|
default "fe310" if ARCH_CHIP_FE310
|
2019-12-31 16:06:20 +01:00
|
|
|
default "k210" if ARCH_CHIP_K210
|
2020-03-21 07:01:56 +01:00
|
|
|
default "litex" if ARCH_CHIP_LITEX
|
2020-12-17 12:04:46 +01:00
|
|
|
default "bl602" if ARCH_CHIP_BL602
|
2021-01-21 13:13:10 +01:00
|
|
|
default "esp32c3" if ARCH_CHIP_ESP32C3
|
2023-01-06 03:50:54 +01:00
|
|
|
default "esp32c6" if ARCH_CHIP_ESP32C6
|
2023-01-24 14:31:15 +01:00
|
|
|
default "espressif" if ARCH_CHIP_ESPRESSIF
|
2021-03-08 16:19:29 +01:00
|
|
|
default "c906" if ARCH_CHIP_C906
|
2021-05-04 12:56:52 +02:00
|
|
|
default "mpfs" if ARCH_CHIP_MPFS
|
2021-06-04 09:30:49 +02:00
|
|
|
default "rv32m1" if ARCH_CHIP_RV32M1
|
2022-01-14 10:18:29 +01:00
|
|
|
default "qemu-rv" if ARCH_CHIP_QEMU_RV
|
2023-02-08 03:49:31 +01:00
|
|
|
default "hpm6750" if ARCH_CHIP_HPM6750
|
2023-08-04 01:31:14 +02:00
|
|
|
default "jh7110" if ARCH_CHIP_JH7110
|
2021-06-04 09:30:49 +02:00
|
|
|
|
|
|
|
config ARCH_RISCV_INTXCPT_EXTENSIONS
|
|
|
|
bool "RISC-V Integer Context Extensions"
|
|
|
|
default n
|
2021-12-26 17:18:22 +01:00
|
|
|
depends on RV32M1_OPENISA_TOOLCHAIN
|
2021-06-04 09:30:49 +02:00
|
|
|
---help---
|
|
|
|
RISC-V could be customized with extensions. Some Integer Context
|
|
|
|
Registers have to be saved and restored when Contexts switch.
|
|
|
|
|
|
|
|
if ARCH_RISCV_INTXCPT_EXTENSIONS
|
|
|
|
|
|
|
|
config ARCH_RISCV_INTXCPT_EXTREGS
|
|
|
|
int "Number of Extral RISC-V Integer Context Registers"
|
|
|
|
default 0
|
|
|
|
|
|
|
|
endif
|
2016-10-16 17:47:07 +02:00
|
|
|
|
2022-01-19 09:14:28 +01:00
|
|
|
config ARCH_MMU_TYPE_SV39
|
|
|
|
bool
|
|
|
|
default n
|
|
|
|
|
2023-03-27 01:01:47 +02:00
|
|
|
config ARCH_MMU_TYPE_SV32
|
|
|
|
bool
|
|
|
|
default n
|
|
|
|
|
2022-03-17 10:20:42 +01:00
|
|
|
config ARCH_HAVE_S_MODE
|
|
|
|
bool
|
|
|
|
default n
|
|
|
|
|
2022-04-11 03:47:53 +02:00
|
|
|
config ARCH_HAVE_MISALIGN_EXCEPTION
|
|
|
|
bool
|
|
|
|
default n
|
|
|
|
---help---
|
|
|
|
The chip will raise a exception while misaligned memory access.
|
|
|
|
|
|
|
|
config RISCV_MISALIGNED_HANDLER
|
|
|
|
bool "Software misaligned memory access handler"
|
|
|
|
depends on ARCH_HAVE_MISALIGN_EXCEPTION
|
|
|
|
default y
|
|
|
|
|
2022-03-17 10:20:42 +01:00
|
|
|
# Option to run NuttX in supervisor mode. This is obviously not usable in
|
|
|
|
# flat mode, is questionable in protected mode, but is mandatory in kernel
|
|
|
|
# mode.
|
|
|
|
#
|
|
|
|
# Kernel mode requires this as M-mode uses flat addressing and the kernel
|
|
|
|
# memory must be mapped in order to share memory between the kernel and
|
|
|
|
# different user tasks which reside in virtual memory.
|
2022-04-11 12:46:41 +02:00
|
|
|
#
|
|
|
|
# Note that S-mode requires a companion software (SBI)
|
|
|
|
#
|
2022-03-17 10:20:42 +01:00
|
|
|
|
|
|
|
config ARCH_USE_S_MODE
|
|
|
|
bool "Run the NuttX kernel in S-mode"
|
|
|
|
default n
|
|
|
|
depends on ARCH_HAVE_S_MODE && BUILD_KERNEL && ARCH_USE_MMU
|
|
|
|
---help---
|
|
|
|
Most of the RISC-V implementations run in M-mode (flat addressing)
|
|
|
|
and/or U-mode (in case of separate kernel-/userspaces). This provides
|
|
|
|
an option to run the kernel in S-mode, if the target supports it.
|
|
|
|
|
2022-01-24 09:17:08 +01:00
|
|
|
# MPU has certain architecture dependent configurations, which are presented
|
|
|
|
# here. Default is that the full RISC-V PMP specification is supported.
|
|
|
|
|
|
|
|
config PMP_HAS_LIMITED_FEATURES
|
|
|
|
bool
|
|
|
|
default n
|
|
|
|
|
|
|
|
config ARCH_MPU_MIN_BLOCK_SIZE
|
|
|
|
int "Minimum MPU (PMP) block size"
|
|
|
|
default 4 if !PMP_HAS_LIMITED_FEATURES
|
|
|
|
|
|
|
|
config ARCH_MPU_HAS_TOR
|
|
|
|
bool "PMP supports TOR"
|
|
|
|
default y if !PMP_HAS_LIMITED_FEATURES
|
|
|
|
|
|
|
|
config ARCH_MPU_HAS_NO4
|
|
|
|
bool "PMP supports NO4"
|
|
|
|
default y if !PMP_HAS_LIMITED_FEATURES
|
|
|
|
|
|
|
|
config ARCH_MPU_HAS_NAPOT
|
|
|
|
bool "PMP supports NAPOT"
|
|
|
|
default y if !PMP_HAS_LIMITED_FEATURES
|
|
|
|
|
2022-04-11 11:31:18 +02:00
|
|
|
choice
|
|
|
|
prompt "Toolchain Selection"
|
2023-03-08 14:05:56 +01:00
|
|
|
default RISCV_TOOLCHAIN_GNU_RV64
|
2022-04-11 11:31:18 +02:00
|
|
|
|
2023-03-08 14:05:56 +01:00
|
|
|
config RISCV_TOOLCHAIN_GNU_RV64
|
|
|
|
bool "Generic GNU RV64 toolchain"
|
2022-04-11 11:31:18 +02:00
|
|
|
select ARCH_TOOLCHAIN_GNU
|
|
|
|
---help---
|
|
|
|
This option should work for any modern GNU toolchain (GCC 5.2 or newer)
|
|
|
|
configured for riscv64-unknown-elf.
|
|
|
|
|
2023-03-08 14:05:56 +01:00
|
|
|
config RISCV_TOOLCHAIN_GNU_RV32
|
|
|
|
bool "Generic GNU RV32 toolchain"
|
|
|
|
select ARCH_TOOLCHAIN_GNU
|
|
|
|
---help---
|
|
|
|
This option should work for any modern GNU toolchain (GCC 5.2 or newer)
|
|
|
|
configured for riscv32-unknown-elf.
|
|
|
|
|
2022-04-11 11:31:18 +02:00
|
|
|
endchoice
|
|
|
|
|
2022-05-02 11:00:26 +02:00
|
|
|
config RISCV_SEMIHOSTING_HOSTFS
|
|
|
|
bool "Semihosting HostFS"
|
|
|
|
depends on FS_HOSTFS
|
|
|
|
---help---
|
|
|
|
Mount HostFS through semihosting.
|
|
|
|
|
|
|
|
This doesn't support some directory operations like readdir because
|
|
|
|
of the limitations of semihosting mechanism.
|
|
|
|
|
|
|
|
if RISCV_SEMIHOSTING_HOSTFS
|
|
|
|
|
|
|
|
config RISCV_SEMIHOSTING_HOSTFS_CACHE_COHERENCE
|
|
|
|
bool "Cache coherence in semihosting hostfs"
|
|
|
|
depends on ARCH_DCACHE
|
|
|
|
---help---
|
|
|
|
Flush & Invalidte cache before & after bkpt instruction.
|
|
|
|
|
|
|
|
endif
|
|
|
|
|
2023-03-28 01:08:51 +02:00
|
|
|
if ARCH_CHIP_LITEX
|
|
|
|
|
|
|
|
choice
|
|
|
|
prompt "LITEX Core Selection"
|
|
|
|
default LITEX_CORE_VEXRISCV
|
|
|
|
|
|
|
|
config LITEX_CORE_VEXRISCV
|
|
|
|
bool "vexriscv core"
|
|
|
|
|
|
|
|
config LITEX_CORE_VEXRISCV_SMP
|
|
|
|
bool "vexriscv_smp core"
|
|
|
|
select ARCH_HAVE_MPU
|
|
|
|
select ARCH_HAVE_MMU
|
|
|
|
select ARCH_RV_ISA_C
|
|
|
|
select ARCH_MMU_TYPE_SV32
|
|
|
|
select ARCH_HAVE_ADDRENV
|
|
|
|
select ARCH_NEED_ADDRENV_MAPPING
|
|
|
|
select ARCH_HAVE_S_MODE
|
2023-06-27 02:26:48 +02:00
|
|
|
select ARCH_HAVE_ELF_EXECUTABLE
|
2023-03-28 01:08:51 +02:00
|
|
|
|
|
|
|
endchoice
|
|
|
|
|
|
|
|
endif
|
|
|
|
|
2021-12-20 13:20:47 +01:00
|
|
|
source "arch/risc-v/src/opensbi/Kconfig"
|
2022-04-11 12:46:41 +02:00
|
|
|
source "arch/risc-v/src/nuttsbi/Kconfig"
|
2021-12-20 13:20:47 +01:00
|
|
|
|
2019-11-28 21:37:24 +01:00
|
|
|
if ARCH_CHIP_FE310
|
2021-07-20 13:10:10 +02:00
|
|
|
source "arch/risc-v/src/fe310/Kconfig"
|
2019-11-28 21:37:24 +01:00
|
|
|
endif
|
2019-12-31 16:06:20 +01:00
|
|
|
if ARCH_CHIP_K210
|
2021-07-20 13:10:10 +02:00
|
|
|
source "arch/risc-v/src/k210/Kconfig"
|
2019-12-31 16:06:20 +01:00
|
|
|
endif
|
2020-03-21 07:01:56 +01:00
|
|
|
if ARCH_CHIP_LITEX
|
2021-07-20 13:10:10 +02:00
|
|
|
source "arch/risc-v/src/litex/Kconfig"
|
2020-03-21 07:01:56 +01:00
|
|
|
endif
|
2020-12-17 12:04:46 +01:00
|
|
|
if ARCH_CHIP_BL602
|
2021-07-20 13:10:10 +02:00
|
|
|
source "arch/risc-v/src/bl602/Kconfig"
|
2020-12-17 12:04:46 +01:00
|
|
|
endif
|
2021-01-21 13:13:10 +01:00
|
|
|
if ARCH_CHIP_ESP32C3
|
2021-07-20 13:10:10 +02:00
|
|
|
source "arch/risc-v/src/esp32c3/Kconfig"
|
2021-01-21 13:13:10 +01:00
|
|
|
endif
|
2023-01-06 03:50:54 +01:00
|
|
|
if ARCH_CHIP_ESP32C6
|
|
|
|
source "arch/risc-v/src/esp32c6/Kconfig"
|
|
|
|
endif
|
2023-01-24 14:31:15 +01:00
|
|
|
if ARCH_CHIP_ESPRESSIF
|
|
|
|
source "arch/risc-v/src/espressif/Kconfig"
|
|
|
|
endif
|
2021-03-08 16:19:29 +01:00
|
|
|
if ARCH_CHIP_C906
|
2021-07-20 13:10:10 +02:00
|
|
|
source "arch/risc-v/src/c906/Kconfig"
|
2021-03-08 16:19:29 +01:00
|
|
|
endif
|
2021-05-04 12:56:52 +02:00
|
|
|
if ARCH_CHIP_MPFS
|
2021-07-20 13:10:10 +02:00
|
|
|
source "arch/risc-v/src/mpfs/Kconfig"
|
2021-05-04 12:56:52 +02:00
|
|
|
endif
|
2021-06-04 09:30:49 +02:00
|
|
|
if ARCH_CHIP_RV32M1
|
2021-07-20 13:10:10 +02:00
|
|
|
source "arch/risc-v/src/rv32m1/Kconfig"
|
2021-06-04 09:30:49 +02:00
|
|
|
endif
|
2022-01-14 10:18:29 +01:00
|
|
|
if ARCH_CHIP_QEMU_RV
|
|
|
|
source "arch/risc-v/src/qemu-rv/Kconfig"
|
2021-12-05 14:41:44 +01:00
|
|
|
endif
|
2023-02-08 03:49:31 +01:00
|
|
|
if ARCH_CHIP_HPM6750
|
|
|
|
source "arch/risc-v/src/hpm6750/Kconfig"
|
|
|
|
endif
|
2023-08-04 01:31:14 +02:00
|
|
|
if ARCH_CHIP_JH7110
|
|
|
|
source "arch/risc-v/src/jh7110/Kconfig"
|
|
|
|
endif
|
2016-10-16 17:47:07 +02:00
|
|
|
endif
|