2019-08-16 15:40:59 +02:00
|
|
|
/****************************************************************************
|
|
|
|
* boards/arm/samv7/samv71-xult/include/board.h
|
2015-03-06 17:53:57 +01:00
|
|
|
*
|
2021-03-17 18:14:12 +01:00
|
|
|
* Licensed to the Apache Software Foundation (ASF) under one or more
|
|
|
|
* contributor license agreements. See the NOTICE file distributed with
|
|
|
|
* this work for additional information regarding copyright ownership. The
|
|
|
|
* ASF licenses this file to you under the Apache License, Version 2.0 (the
|
|
|
|
* "License"); you may not use this file except in compliance with the
|
|
|
|
* License. You may obtain a copy of the License at
|
2015-03-06 17:53:57 +01:00
|
|
|
*
|
2021-03-17 18:14:12 +01:00
|
|
|
* http://www.apache.org/licenses/LICENSE-2.0
|
2015-03-06 17:53:57 +01:00
|
|
|
*
|
2021-03-17 18:14:12 +01:00
|
|
|
* Unless required by applicable law or agreed to in writing, software
|
|
|
|
* distributed under the License is distributed on an "AS IS" BASIS, WITHOUT
|
|
|
|
* WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the
|
|
|
|
* License for the specific language governing permissions and limitations
|
|
|
|
* under the License.
|
2015-03-06 17:53:57 +01:00
|
|
|
*
|
2019-08-16 15:40:59 +02:00
|
|
|
****************************************************************************/
|
2015-03-06 17:53:57 +01:00
|
|
|
|
2019-08-16 15:40:59 +02:00
|
|
|
#ifndef __BOARDS_ARM_SAMV7_SAMV71_XULT_INCLUDE_BOARD_H
|
|
|
|
#define __BOARDS_ARM_SAMV7_SAMV71_XULT_INCLUDE_BOARD_H
|
2015-03-06 17:53:57 +01:00
|
|
|
|
2019-08-16 15:40:59 +02:00
|
|
|
/****************************************************************************
|
2015-03-06 17:53:57 +01:00
|
|
|
* Included Files
|
2019-08-16 15:40:59 +02:00
|
|
|
****************************************************************************/
|
2015-03-06 17:53:57 +01:00
|
|
|
|
|
|
|
#include <nuttx/config.h>
|
2015-03-08 17:15:42 +01:00
|
|
|
#include <stdbool.h>
|
2015-03-06 17:53:57 +01:00
|
|
|
|
2019-08-16 15:40:59 +02:00
|
|
|
/****************************************************************************
|
2015-03-06 17:53:57 +01:00
|
|
|
* Pre-processor Definitions
|
2019-08-16 15:40:59 +02:00
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
/* Clocking *****************************************************************/
|
|
|
|
|
|
|
|
/* After power-on reset, the SAMV71Q device is running out of the Master
|
|
|
|
* Clock using the Fast RC Oscillator running at 4 MHz.
|
2015-03-07 17:32:47 +01:00
|
|
|
*
|
|
|
|
* MAINOSC: Frequency = 12MHz (crystal)
|
|
|
|
*
|
|
|
|
* 300MHz Settings:
|
|
|
|
* PLLA: PLL Divider = 1, Multiplier = 20 to generate PLLACK = 240MHz
|
2022-01-23 20:23:11 +01:00
|
|
|
* Master Clock (MCK): Source = PLLACK,
|
|
|
|
* Prescalar = 1 to generate MCK = 120MHz
|
2015-03-07 17:32:47 +01:00
|
|
|
* CPU clock: 120MHz
|
|
|
|
*
|
2015-07-31 19:17:26 +02:00
|
|
|
* There are two on-board crystals:
|
2015-03-07 17:32:47 +01:00
|
|
|
*/
|
|
|
|
|
2015-11-30 22:20:21 +01:00
|
|
|
#define BOARD_HAVE_SLOWXTAL 1 /* Slow crystal is populated */
|
2022-01-23 20:23:11 +01:00
|
|
|
#define BOARD_SLOWCLK_FREQUENCY (32768) /* 32.768 kHz slow crystal oscillator */
|
2015-07-31 19:17:26 +02:00
|
|
|
#define BOARD_MAINOSC_FREQUENCY (12000000) /* 12 MHz main oscillator */
|
|
|
|
|
2015-03-07 17:32:47 +01:00
|
|
|
/* Main oscillator register settings.
|
|
|
|
*
|
2019-08-16 15:40:59 +02:00
|
|
|
* The main oscillator could be either the embedded 4/8/12 MHz fast RC
|
|
|
|
* oscillators or an external 3-20 MHz crystal or ceramic resonator.
|
|
|
|
* The external clock source is selected by default in sam_clockconfig.c.
|
|
|
|
* Here we need to specify the main oscillator start-up time.
|
2015-03-07 17:32:47 +01:00
|
|
|
*
|
|
|
|
* REVISIT... this is old information:
|
|
|
|
* The start up time should be should be:
|
|
|
|
*
|
|
|
|
* Start Up Time = 8 * MOSCXTST / SLCK = 56 Slow Clock Cycles.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define BOARD_CKGR_MOR_MOSCXTST (62 << PMC_CKGR_MOR_MOSCXTST_SHIFT) /* Start-up Time */
|
2016-03-04 19:30:54 +01:00
|
|
|
#define BOARD_CKGR_MOR_MOSCXTENBY (PMC_CKGR_MOR_MOSCXTEN) /* Crystal Oscillator Enable */
|
|
|
|
|
2015-03-07 17:32:47 +01:00
|
|
|
/* PLLA configuration.
|
|
|
|
*
|
|
|
|
* Divider = 1
|
|
|
|
* Multiplier = 25
|
|
|
|
*
|
|
|
|
* Yields:
|
|
|
|
*
|
|
|
|
* PLLACK = 25 * 12MHz / 1 = 300MHz
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define BOARD_CKGR_PLLAR_STMODE PMC_CKGR_PLLAR_STMODE_FAST
|
|
|
|
#define BOARD_CKGR_PLLAR_COUNT (63 << PMC_CKGR_PLLAR_COUNT_SHIFT)
|
2015-06-26 14:52:37 +02:00
|
|
|
#define BOARD_CKGR_PLLAR_MUL PMC_CKGR_PLLAR_MUL(24)
|
2015-03-07 17:32:47 +01:00
|
|
|
#define BOARD_CKGR_PLLAR_DIV PMC_CKGR_PLLAR_DIV_BYPASS
|
|
|
|
|
|
|
|
/* PMC master clock register settings.
|
|
|
|
*
|
|
|
|
* BOARD_PMC_MCKR_CSS - The source of main clock input. This may be one of:
|
|
|
|
*
|
|
|
|
* PMC_MCKR_CSS_SLOW Slow Clock
|
|
|
|
* PMC_MCKR_CSS_MAIN Main Clock
|
|
|
|
* PMC_MCKR_CSS_PLLA PLLA Clock
|
2015-04-05 02:29:29 +02:00
|
|
|
* PMC_MCKR_CSS_UPLL Divided UPLL Clock
|
2015-03-07 17:32:47 +01:00
|
|
|
*
|
|
|
|
* BOARD_PMC_MCKR_PRES - Source clock pre-scaler. May be one of:
|
|
|
|
*
|
|
|
|
* PMC_MCKR_PRES_DIV1 Selected clock
|
|
|
|
* PMC_MCKR_PRES_DIV2 Selected clock divided by 2
|
|
|
|
* PMC_MCKR_PRES_DIV4 Selected clock divided by 4
|
|
|
|
* PMC_MCKR_PRES_DIV8 Selected clock divided by 8
|
|
|
|
* PMC_MCKR_PRES_DIV16 Selected clock divided by 16
|
2015-04-05 02:29:29 +02:00
|
|
|
* PMC_MCKR_PRES_DIV32 Selected clock divided by 32
|
2015-03-07 17:32:47 +01:00
|
|
|
* PMC_MCKR_PRES_DIV64 Selected clock divided by 64
|
|
|
|
* PMC_MCKR_PRES_DIV3 Selected clock divided by 3
|
|
|
|
*
|
|
|
|
* The prescaler determines (1) the CPU clock and (2) the input into the
|
|
|
|
* second divider that then generates the Master Clock (MCK). MCK is the
|
|
|
|
* source clock of the peripheral clocks.
|
|
|
|
*
|
|
|
|
* BOARD_PMC_MCKR_MDIV - MCK divider. May be one of:
|
|
|
|
*
|
2015-04-05 02:29:29 +02:00
|
|
|
* PMC_MCKR_MDIV_DIV1 Master Clock = Prescaler Output Clock / 1
|
2015-03-07 17:32:47 +01:00
|
|
|
* PMC_MCKR_MDIV_DIV2 Master Clock = Prescaler Output Clock / 2
|
|
|
|
* PMC_MCKR_MDIV_DIV4 Master Clock = Prescaler Output Clock / 4
|
|
|
|
* PMC_MCKR_MDIV_DIV3 Master Clock = Prescaler Output Clock / 3
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define BOARD_PMC_MCKR_CSS PMC_MCKR_CSS_PLLA /* Source = PLLA */
|
|
|
|
#define BOARD_PMC_MCKR_PRES PMC_MCKR_PRES_DIV1 /* Prescaler = /1 */
|
|
|
|
#define BOARD_PMC_MCKR_MDIV PMC_MCKR_MDIV_DIV2 /* MCK divider = /2 */
|
|
|
|
|
2016-02-15 20:47:37 +01:00
|
|
|
/* USB clocking */
|
2015-03-07 17:32:47 +01:00
|
|
|
|
|
|
|
#define BOARD_PMC_MCKR_UPLLDIV2 0 /* UPLL clock not divided by 2 */
|
|
|
|
|
|
|
|
/* Resulting frequencies */
|
|
|
|
|
|
|
|
#define BOARD_PLLA_FREQUENCY (300000000) /* PLLACK: 25 * 12Mhz / 1 */
|
|
|
|
#define BOARD_CPU_FREQUENCY (300000000) /* CPU: PLLACK / 1 */
|
|
|
|
#define BOARD_MCK_FREQUENCY (150000000) /* MCK: PLLACK / 1 / 2 */
|
2015-12-03 22:36:23 +01:00
|
|
|
#undef BOARD_UPLL_FREQUENCY /* To be provided */
|
2015-03-07 17:32:47 +01:00
|
|
|
|
|
|
|
/* HSMCI clocking
|
|
|
|
*
|
|
|
|
* Multimedia Card Interface clock (MCCK or MCI_CK) is Master Clock (MCK)
|
2015-03-13 01:03:41 +01:00
|
|
|
* divided by (2*(CLKDIV) + CLOCKODD + 2).
|
2015-03-07 17:32:47 +01:00
|
|
|
*
|
2015-03-13 01:03:41 +01:00
|
|
|
* MCI_SPEED = MCK / (2*CLKDIV + CLOCKODD + 2)
|
2015-03-07 17:32:47 +01:00
|
|
|
*
|
|
|
|
* Where CLKDIV has a range of 0-255.
|
|
|
|
*/
|
|
|
|
|
2021-03-18 09:57:48 +01:00
|
|
|
/* MCK = 150MHz,
|
|
|
|
* CLKDIV = 186,
|
|
|
|
* MCI_SPEED = 150MHz / (2*186 + 1 + 2) = 400 KHz
|
|
|
|
*/
|
2015-03-13 01:03:41 +01:00
|
|
|
|
|
|
|
#define HSMCI_INIT_CLKDIV ((186 << HSMCI_MR_CLKDIV_SHIFT) | HSMCI_MR_CLKODD)
|
|
|
|
|
2021-03-18 09:57:48 +01:00
|
|
|
/* MCK = 150MHz,
|
|
|
|
* CLKDIV = 3 w/CLOCKODD,
|
|
|
|
* MCI_SPEED = 150MHz /(2*3 + 0 + 2) = 18.75 MHz
|
|
|
|
*/
|
2015-03-13 01:03:41 +01:00
|
|
|
|
|
|
|
#define HSMCI_MMCXFR_CLKDIV (2 << HSMCI_MR_CLKDIV_SHIFT)
|
|
|
|
|
2021-03-18 09:57:48 +01:00
|
|
|
/* MCK = 150MHz,
|
|
|
|
* CLKDIV = 2,
|
|
|
|
* MCI_SPEED = 150MHz /(2*2 + 0 + 2) = 25 MHz
|
|
|
|
*/
|
2015-03-13 01:03:41 +01:00
|
|
|
|
|
|
|
#define HSMCI_SDXFR_CLKDIV (2 << HSMCI_MR_CLKDIV_SHIFT)
|
|
|
|
#define HSMCI_SDWIDEXFR_CLKDIV HSMCI_SDXFR_CLKDIV
|
|
|
|
|
2015-03-07 17:32:47 +01:00
|
|
|
/* FLASH wait states.
|
|
|
|
*
|
|
|
|
* Wait states Max frequency at 105 centigrade (STH conditions)
|
|
|
|
*
|
|
|
|
* VDDIO
|
2015-03-08 15:41:35 +01:00
|
|
|
* 1.62V 2.7V
|
2015-03-07 17:32:47 +01:00
|
|
|
* --- ------- -------
|
|
|
|
* 0 26 MHz 30 MHz
|
|
|
|
* 1 52 MHz 62 MHz
|
|
|
|
* 2 78 MHz 93 MHz
|
|
|
|
* 3 104 MHz 124 MHz
|
|
|
|
* 4 131 MHz 150 MHz
|
|
|
|
* 5 150 MHz --- MHz
|
2015-03-08 15:41:35 +01:00
|
|
|
*
|
|
|
|
* Given: VDDIO=3.3V, VDDCORE=1.2V, MCK=150MHz
|
2015-03-07 17:32:47 +01:00
|
|
|
*/
|
|
|
|
|
2015-03-08 15:41:35 +01:00
|
|
|
#define BOARD_FWS 4
|
2015-03-07 17:32:47 +01:00
|
|
|
|
2019-08-16 15:40:59 +02:00
|
|
|
/* LED definitions **********************************************************/
|
|
|
|
|
2015-03-09 15:23:09 +01:00
|
|
|
/* LEDs
|
|
|
|
*
|
2019-08-16 15:40:59 +02:00
|
|
|
* There are two yellow LED available on the SAM V71 Xplained Ultra board
|
|
|
|
* that can be turned on and off. The LEDs can be activated by driving the
|
2015-03-09 15:23:09 +01:00
|
|
|
* connected I/O line to GND.
|
|
|
|
*
|
|
|
|
* ------ ----------- ---------------------
|
|
|
|
* SAMV71 Function Shared functionality
|
|
|
|
* PIO
|
|
|
|
* ------ ----------- ---------------------
|
|
|
|
* PA23 Yellow LED0 EDBG GPIO
|
|
|
|
* PC09 Yellow LED1 LCD, and Shield
|
|
|
|
* ------ ----------- ---------------------
|
|
|
|
*
|
2019-08-16 15:40:59 +02:00
|
|
|
* If CONFIG_ARCH_LEDS is not defined, then the user can control the LEDs
|
|
|
|
* in any way. The following definitions are used to access individual LEDs.
|
2015-03-09 15:23:09 +01:00
|
|
|
*/
|
|
|
|
|
2015-11-01 17:53:34 +01:00
|
|
|
/* LED index values for use with board_userled() */
|
2015-03-09 15:23:09 +01:00
|
|
|
|
|
|
|
#define BOARD_LED0 0
|
|
|
|
#define BOARD_LED1 1
|
|
|
|
#define BOARD_NLEDS 2
|
|
|
|
|
2015-11-01 17:53:34 +01:00
|
|
|
/* LED bits for use with board_userled_all() */
|
2015-03-09 15:23:09 +01:00
|
|
|
|
|
|
|
#define BOARD_LED0_BIT (1 << BOARD_LED0)
|
|
|
|
#define BOARD_LED1_BIT (1 << BOARD_LED1)
|
|
|
|
|
|
|
|
/* These LEDs are not used by the board port unless CONFIG_ARCH_LEDS is
|
|
|
|
* defined. In that case, the usage by the board port is defined in
|
|
|
|
* include/board.h and src/sam_autoleds.c. The LEDs are used to encode
|
|
|
|
* OS-related events as follows:
|
|
|
|
*
|
|
|
|
* SYMBOL Meaning LED state
|
|
|
|
* LED2 LED1
|
2019-08-16 15:40:59 +02:00
|
|
|
* ------------------------ -------------------------- ------ ------
|
|
|
|
*/
|
2015-03-09 15:23:09 +01:00
|
|
|
|
|
|
|
#define LED_STARTED 0 /* NuttX has been started OFF OFF */
|
|
|
|
#define LED_HEAPALLOCATE 0 /* Heap has been allocated OFF OFF */
|
|
|
|
#define LED_IRQSENABLED 0 /* Interrupts enabled OFF OFF */
|
|
|
|
#define LED_STACKCREATED 1 /* Idle stack created ON OFF */
|
|
|
|
#define LED_INIRQ 2 /* In an interrupt No change */
|
|
|
|
#define LED_SIGNAL 2 /* In a signal handler No change */
|
|
|
|
#define LED_ASSERTION 2 /* An assertion failed No change */
|
|
|
|
#define LED_PANIC 3 /* The system has crashed N/C Blinking */
|
|
|
|
#undef LED_IDLE /* MCU is is sleep mode Not used */
|
|
|
|
|
|
|
|
/* Thus if LED0 is statically on, NuttX has successfully booted and is,
|
|
|
|
* apparently, running normally. If LED1 is flashing at approximately
|
|
|
|
* 2Hz, then a fatal error has been detected and the system has halted.
|
|
|
|
*
|
|
|
|
* NOTE: That LED0 is not used after completion of booting and may
|
|
|
|
* be used by other board-specific logic.
|
|
|
|
*/
|
2015-03-07 17:32:47 +01:00
|
|
|
|
2019-08-16 15:40:59 +02:00
|
|
|
/* Button definitions *******************************************************/
|
|
|
|
|
2015-03-09 15:23:09 +01:00
|
|
|
/* Buttons
|
|
|
|
*
|
2021-03-18 09:57:48 +01:00
|
|
|
* SAM V71 Xplained Ultra contains three mechanical buttons. One button is
|
|
|
|
* the RESET button connected to the SAM V71 reset line and the others are
|
|
|
|
* generic user configurable buttons. When a button is pressed it will drive
|
|
|
|
* the I/O line to GND.
|
2015-03-09 15:23:09 +01:00
|
|
|
*
|
|
|
|
* ------ ----------- ---------------------
|
|
|
|
* SAMV71 Function Shared functionality
|
|
|
|
* PIO
|
|
|
|
* ------ ----------- ---------------------
|
|
|
|
* RESET RESET Trace, Shield, and EDBG
|
|
|
|
* PA09 SW0 EDBG GPIO and Camera
|
|
|
|
* PB12 SW1 EDBG SWD and Chip Erase
|
|
|
|
* ------ ----------- ---------------------
|
|
|
|
*
|
|
|
|
* NOTES:
|
|
|
|
*
|
2021-03-18 09:57:48 +01:00
|
|
|
* - There are no pull-up resistors connected to the generic user buttons
|
|
|
|
* so it is necessary to enable the internal pull-up in the SAM V71 to
|
|
|
|
* use the button.
|
2015-03-09 15:23:09 +01:00
|
|
|
* - PB12 is set up as a system flash ERASE pin when the firmware boots. To
|
|
|
|
* use the SW1, PB12 has to be configured as a normal regular I/O pin in
|
|
|
|
* the MATRIX module. For more information see the SAM V71 datasheet.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define BUTTON_SW0 0
|
|
|
|
#define BUTTON_SW1 1
|
|
|
|
#define NUM_BUTTONS 2
|
|
|
|
|
|
|
|
#define BUTTON_SW0_BIT (1 << BUTTON_SW0)
|
|
|
|
#define BUTTON_SW1_BIT (1 << BUTTON_SW1)
|
|
|
|
|
2019-08-16 15:40:59 +02:00
|
|
|
/* PIO Disambiguation *******************************************************/
|
|
|
|
|
2015-03-09 15:23:09 +01:00
|
|
|
/* Serial Console
|
|
|
|
*
|
2019-08-16 15:40:59 +02:00
|
|
|
* The SAMV71-XULT has no on-board RS-232 drivers so it will be necessary
|
|
|
|
* to use either the VCOM or an external RS-232 driver.
|
|
|
|
* Here are some options.
|
2015-03-09 15:23:09 +01:00
|
|
|
*
|
|
|
|
* - Arduino Serial Shield: One option is to use an Arduino-compatible
|
|
|
|
* serial shield. This will use the RXD and TXD signals available at pins
|
|
|
|
* 0 an 1, respectively, of the Arduino "Digital Low" connector. On the
|
|
|
|
* SAMV71-XULT board, this corresponds to UART3:
|
|
|
|
*
|
|
|
|
* ------ ------ ------- ------- --------
|
|
|
|
* Pin on SAMV71 Arduino Arduino SAMV71
|
|
|
|
* J503 PIO Name Pin Function
|
|
|
|
* ------ ------ ------- ------- --------
|
|
|
|
* 1 PD28 RX0 0 URXD3
|
|
|
|
* 2 PD30 TX0 1 UTXD3
|
|
|
|
* ------ ------ ------- ------- --------
|
|
|
|
*
|
2015-04-04 16:43:41 +02:00
|
|
|
* There are alternative pin selections only for UART3 TXD:
|
2015-03-09 15:23:09 +01:00
|
|
|
*/
|
|
|
|
|
|
|
|
#define GPIO_UART3_TXD GPIO_UART3_TXD_1
|
|
|
|
|
2015-04-04 16:43:41 +02:00
|
|
|
/* - Arduino Communications. Additional UART/USART connections are available
|
|
|
|
* on the Arduino Communications connection J505:
|
|
|
|
*
|
|
|
|
* ------ ------ ------- ------- --------
|
|
|
|
* Pin on SAMV71 Arduino Arduino SAMV71
|
|
|
|
* J503 PIO Name Pin Function
|
|
|
|
* ------ ------ ------- ------- --------
|
|
|
|
* 3 PD18 RX1 0 URXD4
|
|
|
|
* 4 PD19 TX1 0 UTXD4
|
|
|
|
* 5 PD15 RX2 0 RXD2
|
|
|
|
* 6 PD16 TX2 0 TXD2
|
|
|
|
* 7 PB0 RX3 0 RXD0
|
|
|
|
* 8 PB1 TX3 1 TXD0
|
|
|
|
* ------ ------ ------- ------- --------
|
|
|
|
*
|
|
|
|
* There are alternative pin selections only for UART4 TXD:
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define GPIO_UART4_TXD GPIO_UART4_TXD_1
|
|
|
|
|
2015-03-09 15:23:09 +01:00
|
|
|
/* - SAMV7-XULT EXTn connectors. USART pins are also available the EXTn
|
|
|
|
* connectors. The following are labelled in the User Guide for USART
|
|
|
|
* functionality:
|
|
|
|
*
|
|
|
|
* ---- -------- ------ --------
|
|
|
|
* EXT1 EXTI1 SAMV71 SAMV71
|
|
|
|
* Pin Name PIO Function
|
|
|
|
* ---- -------- ------ --------
|
|
|
|
* 13 USART_RX PB00 RXD0
|
|
|
|
* 14 USART_TX PB01 TXD0
|
|
|
|
*
|
|
|
|
* ---- -------- ------ --------
|
|
|
|
* EXT2 EXTI2 SAMV71 SAMV71
|
|
|
|
* Pin Name PIO Function
|
|
|
|
* ---- -------- ------ --------
|
|
|
|
* 13 USART_RX PA21 RXD1
|
|
|
|
* 14 USART_TX PB04 TXD1
|
|
|
|
*
|
|
|
|
* There are no alternative pin selections for USART0 or USART1.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* - VCOM. The Virtual Com Port gateway is available on USART1:
|
|
|
|
*
|
|
|
|
* ------ --------
|
|
|
|
* SAMV71 SAMV71
|
|
|
|
* PIO Function
|
|
|
|
* ------ --------
|
|
|
|
* PB04 TXD1
|
|
|
|
* PA21 RXD1
|
|
|
|
* ------ --------
|
|
|
|
*
|
|
|
|
* There are no alternative pin selections for USART1.
|
|
|
|
*/
|
2015-03-06 17:53:57 +01:00
|
|
|
|
2015-04-01 20:13:51 +02:00
|
|
|
/* WM8904 Audio Codec
|
|
|
|
*
|
|
|
|
* SAMV71 Interface WM8904 Interface
|
|
|
|
* ---- ------------ ------- ----------------------------------
|
|
|
|
* PIO Usage Pin Function
|
|
|
|
* ---- ------------ ------- ----------------------------------
|
|
|
|
* PA3 TWD0 SDA I2C control interface, data line
|
|
|
|
* PA4 TWCK0 SCLK I2C control interface, clock line
|
|
|
|
* PA10 RD ADCDAT Digital audio output (microphone)
|
|
|
|
* PB18 PCK2 MCLK Master clock
|
|
|
|
* PB0 TF LRCLK Left/right data alignment clock
|
|
|
|
* PB1 TK BCLK Bit clock, for synchronization
|
|
|
|
* PD11 GPIO IRQ Audio interrupt
|
|
|
|
* PD24 RF LRCLK Left/right data alignment clock
|
|
|
|
* PD26 TD DACDAT Digital audio input (headphone)
|
|
|
|
* ---- ------------ ------- ----------------------------------
|
|
|
|
*
|
|
|
|
* SSC
|
2015-03-12 23:00:38 +01:00
|
|
|
*
|
|
|
|
* Alternative pin selections are available only for SSC0 TD.
|
|
|
|
* On the SAMV71-XULT board, PD26 supports the I2S TD function
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define GPIO_SSC0_TD GPIO_SSC0_TD_1
|
|
|
|
|
2019-08-16 15:40:59 +02:00
|
|
|
/* maXTouch Xplained Pro Standard Extension Header **************************
|
2015-03-31 17:01:38 +02:00
|
|
|
* -----------------------------------------------
|
2015-03-30 23:31:53 +02:00
|
|
|
* This LCD could be connected either via EXT1 or EXT2 using the 2x10
|
|
|
|
* 20-pin cable and the maXTouch Xplained Pro standard extension
|
2015-03-31 17:01:38 +02:00
|
|
|
* header. Access is then performed in SPI mode.
|
2015-03-30 23:31:53 +02:00
|
|
|
*
|
2019-08-16 15:40:59 +02:00
|
|
|
* ---- -------- ---- ----------- ---- ----------- --------------------------
|
2015-03-30 23:31:53 +02:00
|
|
|
* SAMV71-XULT maxTouch Xplained Pro
|
|
|
|
* PIN FUNCTION EXT1 FUNC EXT2 FUNC Description
|
2019-08-16 15:40:59 +02:00
|
|
|
* ---- -------- ---- ----------- ---- ----------- --------------------------
|
2021-03-18 09:57:48 +01:00
|
|
|
* 1 ID - - - - Communication line to
|
|
|
|
* ID chip
|
2015-03-30 23:31:53 +02:00
|
|
|
* 2 GND - - - - Ground
|
|
|
|
* 3 N/C PC31 - PD30 -
|
|
|
|
* 4 N/C PA19 - PC13 -
|
|
|
|
* 5 GPIO PB3 GPIO PA6 GPIO Command/Data Select
|
|
|
|
* 6 N/C PB2 - PD11 -
|
|
|
|
* 7 PWM PA0 PWMC0_PWMH0 PC19 PWMC0_PMWH2 Backlight control
|
|
|
|
* 8 N/C PC30 - PD26 -
|
2021-03-18 09:57:48 +01:00
|
|
|
* 9 GPIO/IRQ PD28 GPIO PA2 GPIO IRQ from
|
|
|
|
* maXTouch controller
|
2015-04-03 18:28:32 +02:00
|
|
|
* 10 GPIO PA5 GPIO PA24 GPIO RESET signal
|
|
|
|
* 11 I2C SDA PA3 TWID0 PA3 TWID0 maXTouch I2C Data line
|
|
|
|
* 12 I2C SCL PA4 TWICK0 PA4 TWICK0 maXTouch I2C Clock line
|
2015-03-30 23:31:53 +02:00
|
|
|
* 13 N/C PB0 - PA21 -
|
|
|
|
* 14 N/C PB1 - PB4 -
|
|
|
|
* 15 CS PD25 GPIO PD27 GPIO CS line for LCD controller
|
|
|
|
* 16 SPI MOSI PD21 SPI0_MOSI PD21 SPI0_MOSI SPI Data to LCD controller
|
2021-03-18 09:57:48 +01:00
|
|
|
* 17 SPI MISO PD20 SPI0_MISO PD20 SPI0_MISO SPI Data from
|
|
|
|
* LCD controller
|
2015-03-30 23:31:53 +02:00
|
|
|
* 18 SPI SCK PD22 SPI0_SPCK PD22 SPI0_SPCK SPI Clock line
|
|
|
|
* 19 GND - - - - Ground
|
|
|
|
* 20 VCC - - - - Target supply voltage
|
2019-08-16 15:40:59 +02:00
|
|
|
* ---- -------- ---- ----------- ---- ----------- --------------------------
|
2015-03-30 23:31:53 +02:00
|
|
|
*
|
2019-08-16 15:40:59 +02:00
|
|
|
* There are no alternatives for SPI0 and TWI0 pins.
|
|
|
|
* Only the PWM pins require any disambiguration.
|
2015-03-30 23:31:53 +02:00
|
|
|
*/
|
|
|
|
|
2015-04-04 00:36:58 +02:00
|
|
|
#ifdef CONFIG_SAMV71XULT_MXTXPLND
|
|
|
|
# if defined(CONFIG_SAMV71XULT_MXTXPLND_EXT1)
|
2015-03-30 23:31:53 +02:00
|
|
|
|
|
|
|
# define GPIO_PWMC0_H0 GPIO_PWMC0_H0_1
|
|
|
|
# define GPIO_MXTXLND_PWM GPIO_PWMC0_H0_1
|
|
|
|
# define GPIO_SPI0_NPCS1 GPIO_SPI0_NPCS1_2
|
|
|
|
|
2015-04-04 00:36:58 +02:00
|
|
|
# elif defined(CONFIG_SAMV71XULT_MXTXPLND_EXT2)
|
2015-03-30 23:31:53 +02:00
|
|
|
|
|
|
|
# define GPIO_PWMC0_H2 GPIO_PWMC0_H2_5
|
|
|
|
# define GPIO_MXTXLND_PWM GPIO_PWMC0_H2_5
|
|
|
|
|
2019-08-16 15:40:59 +02:00
|
|
|
/* maXTouch Xplained Pro Xplained Pro LCD Connector *************************
|
2015-04-03 18:28:32 +02:00
|
|
|
*
|
2019-08-16 15:40:59 +02:00
|
|
|
* Only the parallel is supported by this BSP (via SMC/EBI).
|
|
|
|
* The switch mode selector on the back of the maXtouch should be set in
|
|
|
|
* the OFF-ON-OFF positions to select 16-bit color mode.
|
2015-04-03 18:28:32 +02:00
|
|
|
*
|
2019-08-16 15:40:59 +02:00
|
|
|
* ----------------- ------------- ------------------------------------------
|
2015-04-03 18:28:32 +02:00
|
|
|
* LCD SAMV71 Description
|
|
|
|
* Pin Function Pin Function
|
2019-08-16 15:40:59 +02:00
|
|
|
* ---- ------------ ---- -------- ------------------------------------------
|
2015-04-03 18:28:32 +02:00
|
|
|
* 1 ID - - Chip ID communication line
|
|
|
|
* 2 GND - GND Ground
|
|
|
|
* 3 D0 PC0 D0 Data line
|
|
|
|
* 4 D1 PC1 D1 Data line
|
|
|
|
* 5 D2 PC2 D2 Data line
|
|
|
|
* 6 D3 PC3 D3 Data line
|
|
|
|
* 7 GND - GND Ground
|
|
|
|
* 8 D4 PC4 D4 Data line
|
|
|
|
* 9 D5 PC5 D5 Data line
|
|
|
|
* 10 D6 PC6 D6 Data line
|
|
|
|
* 11 D7 PC7 D7 Data line
|
|
|
|
* 12 GND - GND Ground
|
|
|
|
* 13 D8 PE0 D8 Data line
|
|
|
|
* 14 D9 PE1 D9 Data line
|
|
|
|
* 15 D10 PE2 D10 Data line
|
|
|
|
* 16 D11 PE3 D11 Data line
|
|
|
|
* 17 GND - GND Ground
|
|
|
|
* 18 D12 PE4 D12 Data line
|
|
|
|
* 19 D13 PE5 D13 Data line
|
|
|
|
* 20 D14 PA15 D14 Data line
|
|
|
|
* 21 D15 PA16 D15 Data line
|
|
|
|
* 22 GND - GND Ground
|
|
|
|
* 23 D16 - - Data line
|
|
|
|
* 24 D17 - - Data line
|
|
|
|
* 25 N/C - -
|
|
|
|
* 26 N/C - -
|
|
|
|
* 27 GND - GND Ground
|
|
|
|
* 28 N/C - -
|
|
|
|
* 29 N/C - -
|
|
|
|
* 30 N/C - -
|
|
|
|
* 31 N/C - -
|
|
|
|
* 32 GND - GND Ground
|
2015-04-04 22:05:42 +02:00
|
|
|
* 33 PCLK/ PC30 GPIO SMC: Pixel clock Display RAM select.
|
2019-08-16 15:40:59 +02:00
|
|
|
* CMD_DATA_SEL SPI: One address line of the MCU for
|
|
|
|
* displays where it is possible
|
|
|
|
* to select either the register
|
2015-04-03 18:28:32 +02:00
|
|
|
* or the data interface
|
2015-04-04 22:05:42 +02:00
|
|
|
* 34 VSYNC/CS PD19 NCS3 SMC: Vertical synchronization.
|
|
|
|
* SPI: Chip select
|
|
|
|
* 35 HSYNC/WE PC8 NWE SMC: Horizontal synchronization
|
|
|
|
* SPI: Write enable signal
|
|
|
|
* 36 DATA ENABLE/ PC11 NRD SMC: Data enable signal
|
|
|
|
* RE SPI: Read enable signal
|
|
|
|
* 37 SPI SCK - - SPI: Clock for SPI
|
|
|
|
* 38 SPI MOSI - - SPI: Master out slave in line of SPI
|
|
|
|
* 39 SPI MISO - - SPI: Master in slave out line of SPI
|
|
|
|
* 40 SPI SS - - SPI: Slave select for SPI
|
2015-04-03 18:28:32 +02:00
|
|
|
* 41 N/C - -
|
|
|
|
* 42 TWI SDA PA3 TWD0 I2C data line (maXTouch®)
|
|
|
|
* 43 TWI SCL PA4 TWCK0 I2C clock line (maXTouch)
|
|
|
|
* 44 IRQ1 PD28 WKUP5 maXTouch interrupt line
|
|
|
|
* 45 N/C PA2 WKUP2
|
|
|
|
* 46 PWM PC9 TIOB7 Backlight control
|
|
|
|
* 47 RESET PC13 GPIO Reset for both display and maxTouch
|
|
|
|
* 48 VCC - - 3.3V power supply for extension board
|
|
|
|
* 49 VCC - - 3.3V power supply for extension board
|
|
|
|
* 50 GND - - Ground
|
2019-08-16 15:40:59 +02:00
|
|
|
* ---- ------------ ---- -------- ------------------------------------------
|
2015-03-31 17:01:38 +02:00
|
|
|
*/
|
|
|
|
|
2015-04-04 00:36:58 +02:00
|
|
|
# elif defined(CONFIG_SAMV71XULT_MXTXPLND_LCD)
|
2015-03-31 17:01:38 +02:00
|
|
|
|
2015-04-03 18:28:32 +02:00
|
|
|
# define GPIO_SMC_NCS3 GPIO_SMC_NCS3_2
|
|
|
|
|
2015-03-30 23:31:53 +02:00
|
|
|
# endif
|
2015-04-04 00:36:58 +02:00
|
|
|
#endif /* CONFIG_SAMV71XULT_MXTXPLND */
|
2015-03-30 23:31:53 +02:00
|
|
|
|
2015-08-05 16:05:26 +02:00
|
|
|
/* MCAN1
|
|
|
|
*
|
2019-08-16 15:40:59 +02:00
|
|
|
* SAM V71 Xplained Ultra has two MCAN modules that performs communication
|
|
|
|
* according to ISO11898-1 (Bosch CAN specification 2.0 part A,B) and Bosch
|
|
|
|
* CAN FD specification V1.0.
|
|
|
|
* MCAN1 is connected to an on-board ATA6561 CAN physical-layer transceiver.
|
2015-08-05 16:05:26 +02:00
|
|
|
*
|
|
|
|
* ------- -------- -------- -------------
|
|
|
|
* SAM V71 FUNCTION ATA6561 SHARED
|
|
|
|
* PIN FUNCTION FUNCTIONALITY
|
|
|
|
* ------- -------- -------- -------------
|
|
|
|
* PC14 CANTX1 TXD Shield
|
|
|
|
* PC12 CANRX1 RXD Shield
|
|
|
|
* ------- -------- -------- -------------
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define GPIO_MCAN1_TX GPIO_MCAN1_TX_2
|
|
|
|
#define GPIO_MCAN1_RX GPIO_MCAN1_RX_2
|
|
|
|
|
2019-08-16 15:40:59 +02:00
|
|
|
/****************************************************************************
|
2015-03-06 17:53:57 +01:00
|
|
|
* Public Types
|
2019-08-16 15:40:59 +02:00
|
|
|
****************************************************************************/
|
2015-03-06 17:53:57 +01:00
|
|
|
|
2019-08-16 15:40:59 +02:00
|
|
|
/****************************************************************************
|
2015-03-06 17:53:57 +01:00
|
|
|
* Public Data
|
2019-08-16 15:40:59 +02:00
|
|
|
****************************************************************************/
|
2015-03-06 17:53:57 +01:00
|
|
|
|
2015-03-07 17:32:47 +01:00
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
|
|
|
|
#undef EXTERN
|
|
|
|
#if defined(__cplusplus)
|
|
|
|
#define EXTERN extern "C"
|
|
|
|
extern "C"
|
|
|
|
{
|
|
|
|
#else
|
|
|
|
#define EXTERN extern
|
|
|
|
#endif
|
|
|
|
|
2019-08-16 15:40:59 +02:00
|
|
|
/****************************************************************************
|
2021-03-18 09:57:48 +01:00
|
|
|
* Public Functions Definitions
|
2019-08-16 15:40:59 +02:00
|
|
|
****************************************************************************/
|
2015-03-06 17:53:57 +01:00
|
|
|
|
2019-08-16 15:40:59 +02:00
|
|
|
/****************************************************************************
|
2015-03-07 17:32:47 +01:00
|
|
|
* Name: sam_lcdclear
|
|
|
|
*
|
|
|
|
* Description:
|
2019-08-16 15:40:59 +02:00
|
|
|
* This is a non-standard LCD interface just for the SAM4e-EK board.
|
|
|
|
* Because of the various rotations, clearing the display in the normal
|
|
|
|
* way by writing a sequences of runs that covers the entire display can
|
|
|
|
* be very slow.
|
|
|
|
* Here the display is cleared by simply setting all GRAM memory to the
|
|
|
|
* specified color.
|
2015-03-07 17:32:47 +01:00
|
|
|
*
|
2019-08-16 15:40:59 +02:00
|
|
|
****************************************************************************/
|
2015-03-07 17:32:47 +01:00
|
|
|
|
|
|
|
void sam_lcdclear(uint16_t color);
|
|
|
|
|
|
|
|
#undef EXTERN
|
|
|
|
#if defined(__cplusplus)
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif /* __ASSEMBLY__ */
|
2019-08-16 15:40:59 +02:00
|
|
|
#endif /* __BOARDS_ARM_SAMV7_SAMV71_XULT_INCLUDE_BOARD_H */
|