2010-06-06 19:11:15 +02:00
|
|
|
/****************************************************************************
|
2019-07-11 18:50:00 +02:00
|
|
|
* arch/arm/src/lpc17/lpc17_40_irq.c
|
2010-06-06 19:11:15 +02:00
|
|
|
*
|
2016-02-14 02:11:09 +01:00
|
|
|
* Copyright (C) 2010-2011, 2013-2016 Gregory Nutt. All rights reserved.
|
2012-01-01 00:09:33 +01:00
|
|
|
* Author: Gregory Nutt <gnutt@nuttx.org>
|
2010-06-06 19:11:15 +02:00
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
*
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in
|
|
|
|
* the documentation and/or other materials provided with the
|
|
|
|
* distribution.
|
|
|
|
* 3. Neither the name NuttX nor the names of its contributors may be
|
|
|
|
* used to endorse or promote products derived from this software
|
|
|
|
* without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
|
|
|
|
* FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
|
|
|
|
* COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
|
|
|
|
* BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
|
|
|
|
* OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
|
|
|
|
* AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
|
|
|
|
* ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Included Files
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
#include <nuttx/config.h>
|
|
|
|
|
|
|
|
#include <stdint.h>
|
|
|
|
#include <debug.h>
|
|
|
|
|
|
|
|
#include <nuttx/irq.h>
|
|
|
|
#include <nuttx/arch.h>
|
|
|
|
#include <arch/irq.h>
|
2018-12-04 00:41:59 +01:00
|
|
|
#include <arch/armv7-m/nvicpri.h>
|
2010-06-06 19:11:15 +02:00
|
|
|
|
|
|
|
#include "nvic.h"
|
2013-03-18 22:10:08 +01:00
|
|
|
#include "ram_vectors.h"
|
2010-06-06 19:11:15 +02:00
|
|
|
#include "up_arch.h"
|
|
|
|
#include "up_internal.h"
|
2013-01-18 20:16:44 +01:00
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
#include "lpc17_40_gpio.h"
|
|
|
|
#include "lpc17_40_clrpend.h"
|
2010-06-06 19:11:15 +02:00
|
|
|
|
|
|
|
/****************************************************************************
|
2014-04-19 15:54:52 +02:00
|
|
|
* Pre-processor Definitions
|
2010-06-06 19:11:15 +02:00
|
|
|
****************************************************************************/
|
|
|
|
/* Get a 32-bit version of the default priority */
|
|
|
|
|
|
|
|
#define DEFPRIORITY32 \
|
2015-10-07 19:39:06 +02:00
|
|
|
(NVIC_SYSH_PRIORITY_DEFAULT << 24 | \
|
|
|
|
NVIC_SYSH_PRIORITY_DEFAULT << 16 | \
|
|
|
|
NVIC_SYSH_PRIORITY_DEFAULT << 8 | \
|
2010-06-06 19:11:15 +02:00
|
|
|
NVIC_SYSH_PRIORITY_DEFAULT)
|
|
|
|
|
2014-01-15 16:56:30 +01:00
|
|
|
/* Given the address of a NVIC ENABLE register, this is the offset to
|
|
|
|
* the corresponding CLEAR ENABLE register.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define NVIC_ENA_OFFSET (0)
|
|
|
|
#define NVIC_CLRENA_OFFSET (NVIC_IRQ0_31_CLEAR - NVIC_IRQ0_31_ENABLE)
|
|
|
|
|
2010-06-06 19:11:15 +02:00
|
|
|
/****************************************************************************
|
|
|
|
* Public Data
|
|
|
|
****************************************************************************/
|
|
|
|
|
2016-03-09 22:08:58 +01:00
|
|
|
/* g_current_regs[] holds a references to the current interrupt level
|
|
|
|
* register storage structure. If is non-NULL only during interrupt
|
|
|
|
* processing. Access to g_current_regs[] must be through the macro
|
|
|
|
* CURRENT_REGS for portability.
|
2015-08-21 16:42:24 +02:00
|
|
|
*/
|
|
|
|
|
2016-03-09 20:41:48 +01:00
|
|
|
volatile uint32_t *g_current_regs[1];
|
2010-06-06 19:11:15 +02:00
|
|
|
|
2015-08-21 16:42:24 +02:00
|
|
|
/* This is the address of the exception vector table (determined by the
|
|
|
|
* linker script).
|
|
|
|
*/
|
2015-08-20 15:46:18 +02:00
|
|
|
|
2015-08-21 16:42:24 +02:00
|
|
|
extern uint32_t _vectors[];
|
2010-06-06 19:11:15 +02:00
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Private Functions
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
/****************************************************************************
|
2019-07-11 18:50:00 +02:00
|
|
|
* Name: lpc17_40_dumpnvic
|
2010-06-06 19:11:15 +02:00
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Dump some interesting NVIC registers
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
2016-06-15 16:35:22 +02:00
|
|
|
#if defined(CONFIG_DEBUG_IRQ_INFO)
|
2019-07-11 18:50:00 +02:00
|
|
|
static void lpc17_40_dumpnvic(const char *msg, int irq)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
|
|
|
irqstate_t flags;
|
|
|
|
|
2016-02-14 02:11:09 +01:00
|
|
|
flags = enter_critical_section();
|
2016-06-15 16:35:22 +02:00
|
|
|
|
|
|
|
irqinfo("NVIC (%s, irq=%d):\n", msg, irq);
|
|
|
|
irqinfo(" INTCTRL: %08x VECTAB: %08x\n",
|
|
|
|
getreg32(NVIC_INTCTRL), getreg32(NVIC_VECTAB));
|
2010-06-06 19:11:15 +02:00
|
|
|
#if 0
|
2016-06-15 16:35:22 +02:00
|
|
|
irqinfo(" SYSH ENABLE MEMFAULT: %08x BUSFAULT: %08x USGFAULT: %08x SYSTICK: %08x\n",
|
|
|
|
getreg32(NVIC_SYSHCON_MEMFAULTENA), getreg32(NVIC_SYSHCON_BUSFAULTENA),
|
|
|
|
getreg32(NVIC_SYSHCON_USGFAULTENA), getreg32(NVIC_SYSTICK_CTRL_ENABLE));
|
2010-06-06 19:11:15 +02:00
|
|
|
#endif
|
2016-06-15 16:35:22 +02:00
|
|
|
irqinfo(" IRQ ENABLE: %08x\n", getreg32(NVIC_IRQ0_31_ENABLE));
|
|
|
|
irqinfo(" SYSH_PRIO: %08x %08x %08x\n",
|
|
|
|
getreg32(NVIC_SYSH4_7_PRIORITY), getreg32(NVIC_SYSH8_11_PRIORITY),
|
|
|
|
getreg32(NVIC_SYSH12_15_PRIORITY));
|
|
|
|
irqinfo(" IRQ PRIO: %08x %08x %08x %08x\n",
|
|
|
|
getreg32(NVIC_IRQ0_3_PRIORITY), getreg32(NVIC_IRQ4_7_PRIORITY),
|
|
|
|
getreg32(NVIC_IRQ8_11_PRIORITY), getreg32(NVIC_IRQ12_15_PRIORITY));
|
|
|
|
irqinfo(" %08x %08x %08x %08x\n",
|
|
|
|
getreg32(NVIC_IRQ16_19_PRIORITY), getreg32(NVIC_IRQ20_23_PRIORITY),
|
|
|
|
getreg32(NVIC_IRQ24_27_PRIORITY), getreg32(NVIC_IRQ28_31_PRIORITY));
|
|
|
|
irqinfo(" %08x %08x %08x %08x\n",
|
|
|
|
getreg32(NVIC_IRQ32_35_PRIORITY), getreg32(NVIC_IRQ36_39_PRIORITY),
|
|
|
|
getreg32(NVIC_IRQ40_43_PRIORITY), getreg32(NVIC_IRQ44_47_PRIORITY));
|
|
|
|
|
2016-02-14 02:11:09 +01:00
|
|
|
leave_critical_section(flags);
|
2010-06-06 19:11:15 +02:00
|
|
|
}
|
|
|
|
#else
|
2019-07-11 18:50:00 +02:00
|
|
|
# define lpc17_40_dumpnvic(msg, irq)
|
2010-06-06 19:11:15 +02:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/****************************************************************************
|
2019-07-11 18:50:00 +02:00
|
|
|
* Name: lpc17_40_nmi, lpc17_40_busfault, lpc17_40_usagefault, lpc17_40_pendsv,
|
|
|
|
* lpc17_40_dbgmonitor, lpc17_40_pendsv, lpc17_40_reserved
|
2010-06-06 19:11:15 +02:00
|
|
|
*
|
|
|
|
* Description:
|
2020-02-23 09:50:23 +01:00
|
|
|
* Handlers for various exceptions. None are handled and all are fatal
|
2010-06-06 19:11:15 +02:00
|
|
|
* error conditions. The only advantage these provided over the default
|
|
|
|
* unexpected interrupt handler is that they provide a diagnostic output.
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
2016-06-11 22:14:08 +02:00
|
|
|
#ifdef CONFIG_DEBUG_FEATURES
|
2019-07-11 18:50:00 +02:00
|
|
|
static int lpc17_40_nmi(int irq, FAR void *context, FAR void *arg)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
2020-01-02 17:49:34 +01:00
|
|
|
up_irq_save();
|
2016-06-16 20:33:32 +02:00
|
|
|
_err("PANIC!!! NMI received\n");
|
2013-04-25 23:19:59 +02:00
|
|
|
PANIC();
|
2010-06-06 19:11:15 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
static int lpc17_40_busfault(int irq, FAR void *context, FAR void *arg)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
2020-01-02 17:49:34 +01:00
|
|
|
up_irq_save();
|
2019-09-20 02:19:18 +02:00
|
|
|
_err("PANIC!!! Bus fault received\n");
|
2013-04-25 23:19:59 +02:00
|
|
|
PANIC();
|
2010-06-06 19:11:15 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
static int lpc17_40_usagefault(int irq, FAR void *context, FAR void *arg)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
2020-01-02 17:49:34 +01:00
|
|
|
up_irq_save();
|
2016-06-16 20:33:32 +02:00
|
|
|
_err("PANIC!!! Usage fault received\n");
|
2013-04-25 23:19:59 +02:00
|
|
|
PANIC();
|
2010-06-06 19:11:15 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
static int lpc17_40_pendsv(int irq, FAR void *context, FAR void *arg)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
2020-01-02 17:49:34 +01:00
|
|
|
up_irq_save();
|
2016-06-16 20:33:32 +02:00
|
|
|
_err("PANIC!!! PendSV received\n");
|
2013-04-25 23:19:59 +02:00
|
|
|
PANIC();
|
2010-06-06 19:11:15 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
static int lpc17_40_dbgmonitor(int irq, FAR void *context, FAR void *arg)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
2020-01-02 17:49:34 +01:00
|
|
|
up_irq_save();
|
2016-06-16 20:33:32 +02:00
|
|
|
_err("PANIC!!! Debug Monitor received\n");
|
2013-04-25 23:19:59 +02:00
|
|
|
PANIC();
|
2010-06-06 19:11:15 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
static int lpc17_40_reserved(int irq, FAR void *context, FAR void *arg)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
2020-01-02 17:49:34 +01:00
|
|
|
up_irq_save();
|
2016-06-16 20:33:32 +02:00
|
|
|
_err("PANIC!!! Reserved interrupt\n");
|
2013-04-25 23:19:59 +02:00
|
|
|
PANIC();
|
2010-06-06 19:11:15 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2013-01-22 02:25:40 +01:00
|
|
|
/****************************************************************************
|
2019-07-11 18:50:00 +02:00
|
|
|
* Name: lpc17_40_prioritize_syscall
|
2013-01-22 02:25:40 +01:00
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Set the priority of an exception. This function may be needed
|
|
|
|
* internally even if support for prioritized interrupts is not enabled.
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
2013-01-22 17:09:10 +01:00
|
|
|
#ifdef CONFIG_ARMV7M_USEBASEPRI
|
2019-07-11 18:50:00 +02:00
|
|
|
static inline void lpc17_40_prioritize_syscall(int priority)
|
2013-01-22 02:25:40 +01:00
|
|
|
{
|
|
|
|
uint32_t regval;
|
|
|
|
|
2013-01-22 17:09:10 +01:00
|
|
|
/* SVCALL is system handler 11 */
|
2013-01-22 02:25:40 +01:00
|
|
|
|
2013-01-22 17:09:10 +01:00
|
|
|
regval = getreg32(NVIC_SYSH8_11_PRIORITY);
|
|
|
|
regval &= ~NVIC_SYSH_PRIORITY_PR11_MASK;
|
|
|
|
regval |= (priority << NVIC_SYSH_PRIORITY_PR11_SHIFT);
|
|
|
|
putreg32(regval, NVIC_SYSH8_11_PRIORITY);
|
2013-01-22 02:25:40 +01:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2010-06-06 19:11:15 +02:00
|
|
|
/****************************************************************************
|
2019-07-11 18:50:00 +02:00
|
|
|
* Name: lpc17_40_irqinfo
|
2010-06-06 19:11:15 +02:00
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Given an IRQ number, provide the register and bit setting to enable or
|
|
|
|
* disable the irq.
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
static int lpc17_40_irqinfo(int irq, uintptr_t *regaddr, uint32_t *bit,
|
2014-01-15 16:56:30 +01:00
|
|
|
uintptr_t offset)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
2019-07-11 18:50:00 +02:00
|
|
|
DEBUGASSERT(irq >= LPC17_40_IRQ_NMI && irq < NR_IRQS);
|
2010-06-06 19:11:15 +02:00
|
|
|
|
|
|
|
/* Check for external interrupt */
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
if (irq >= LPC17_40_IRQ_EXTINT)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
2019-07-11 18:50:00 +02:00
|
|
|
if (irq < (LPC17_40_IRQ_EXTINT+32))
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
2014-01-15 16:56:30 +01:00
|
|
|
*regaddr = (NVIC_IRQ0_31_ENABLE + offset);
|
2019-07-11 18:50:00 +02:00
|
|
|
*bit = 1 << (irq - LPC17_40_IRQ_EXTINT);
|
2010-06-06 19:11:15 +02:00
|
|
|
}
|
2019-07-11 18:50:00 +02:00
|
|
|
else if (irq < LPC17_40_IRQ_NIRQS)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
2014-01-15 16:56:30 +01:00
|
|
|
*regaddr = (NVIC_IRQ32_63_ENABLE + offset);
|
2019-07-11 18:50:00 +02:00
|
|
|
*bit = 1 << (irq - LPC17_40_IRQ_EXTINT - 32);
|
2010-06-06 19:11:15 +02:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
2010-06-23 03:56:31 +02:00
|
|
|
return ERROR; /* Invalid irq */
|
2010-06-06 19:11:15 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Handle processor exceptions. Only a few can be disabled */
|
|
|
|
|
|
|
|
else
|
|
|
|
{
|
2015-10-06 01:13:53 +02:00
|
|
|
*regaddr = NVIC_SYSHCON;
|
2019-07-11 18:50:00 +02:00
|
|
|
if (irq == LPC17_40_IRQ_MEMFAULT)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
|
|
|
*bit = NVIC_SYSHCON_MEMFAULTENA;
|
|
|
|
}
|
2019-07-11 18:50:00 +02:00
|
|
|
else if (irq == LPC17_40_IRQ_BUSFAULT)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
|
|
|
*bit = NVIC_SYSHCON_BUSFAULTENA;
|
|
|
|
}
|
2019-07-11 18:50:00 +02:00
|
|
|
else if (irq == LPC17_40_IRQ_USAGEFAULT)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
|
|
|
*bit = NVIC_SYSHCON_USGFAULTENA;
|
|
|
|
}
|
2019-07-11 18:50:00 +02:00
|
|
|
else if (irq == LPC17_40_IRQ_SYSTICK)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
|
|
|
*regaddr = NVIC_SYSTICK_CTRL;
|
|
|
|
*bit = NVIC_SYSTICK_CTRL_ENABLE;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
return ERROR; /* Invalid or unsupported exception */
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Public Functions
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Name: up_irqinitialize
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
void up_irqinitialize(void)
|
|
|
|
{
|
2014-04-19 15:54:52 +02:00
|
|
|
uintptr_t regaddr;
|
2014-04-17 22:51:53 +02:00
|
|
|
int nintlines;
|
|
|
|
int i;
|
|
|
|
|
2020-03-16 20:42:34 +01:00
|
|
|
/* The NVIC ICTR register (bits 0-4) holds the number of interrupt
|
2014-04-17 22:51:53 +02:00
|
|
|
* lines that the NVIC supports, defined in groups of 32. That is,
|
|
|
|
* the total number of interrupt lines is up to (32*(INTLINESNUM+1)).
|
|
|
|
*
|
|
|
|
* 0 -> 32 interrupt lines, 1 enable register, 8 priority registers
|
|
|
|
* 1 -> 64 " " " ", 2 enable registers, 16 priority registers
|
2020-02-14 15:50:45 +01:00
|
|
|
* 2 -> 96 " " " ", 3 enable registers, 24 priority registers
|
2014-04-17 22:51:53 +02:00
|
|
|
* ...
|
|
|
|
*/
|
|
|
|
|
|
|
|
nintlines = (getreg32(NVIC_ICTR) & NVIC_ICTR_INTLINESNUM_MASK) + 1;
|
2010-06-06 19:11:15 +02:00
|
|
|
|
2014-04-17 22:51:53 +02:00
|
|
|
/* Disable all interrupts. There are nintlines interrupt enable
|
|
|
|
* registers.
|
|
|
|
*/
|
|
|
|
|
2018-09-22 05:32:50 +02:00
|
|
|
for (i = nintlines, regaddr = NVIC_IRQ0_31_CLEAR;
|
2014-04-17 22:51:53 +02:00
|
|
|
i > 0;
|
|
|
|
i--, regaddr += 4)
|
|
|
|
{
|
2018-09-22 05:32:50 +02:00
|
|
|
putreg32(0xffffffff, regaddr);
|
2014-04-17 22:51:53 +02:00
|
|
|
}
|
2010-06-06 19:11:15 +02:00
|
|
|
|
2015-08-20 15:46:18 +02:00
|
|
|
/* Make sure that we are using the correct vector table. The default
|
|
|
|
* vector address is 0x0000:0000 but if we are executing code that is
|
|
|
|
* positioned in SRAM or in external FLASH, then we may need to reset
|
|
|
|
* the interrupt vector so that it refers to the table in SRAM or in
|
|
|
|
* external FLASH.
|
|
|
|
*/
|
|
|
|
|
2015-08-21 00:21:45 +02:00
|
|
|
putreg32((uint32_t)_vectors, NVIC_VECTAB);
|
2015-08-20 15:46:18 +02:00
|
|
|
|
2013-03-18 22:10:08 +01:00
|
|
|
/* If CONFIG_ARCH_RAMVECTORS is defined, then we are using a RAM-based
|
|
|
|
* vector table that requires special initialization.
|
2015-08-20 15:46:18 +02:00
|
|
|
*
|
|
|
|
* But even in this case NVIC_VECTAB has to point to the initial table
|
|
|
|
* because up_ramvec_initialize() initializes RAM table from table
|
|
|
|
* pointed by NVIC_VECTAB register.
|
2013-03-18 22:10:08 +01:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifdef CONFIG_ARCH_RAMVECTORS
|
|
|
|
up_ramvec_initialize();
|
|
|
|
#endif
|
|
|
|
|
2014-04-17 22:51:53 +02:00
|
|
|
/* Set all interrupts (and exceptions) to the default priority */
|
2010-06-06 19:11:15 +02:00
|
|
|
|
|
|
|
putreg32(DEFPRIORITY32, NVIC_SYSH4_7_PRIORITY);
|
|
|
|
putreg32(DEFPRIORITY32, NVIC_SYSH8_11_PRIORITY);
|
|
|
|
putreg32(DEFPRIORITY32, NVIC_SYSH12_15_PRIORITY);
|
|
|
|
|
2014-04-17 22:51:53 +02:00
|
|
|
/* Now set all of the interrupt lines to the default priority. There are
|
|
|
|
* nintlines * 8 priority registers.
|
|
|
|
*/
|
|
|
|
|
|
|
|
for (i = (nintlines << 3), regaddr = NVIC_IRQ0_3_PRIORITY;
|
|
|
|
i > 0;
|
|
|
|
i--, regaddr += 4)
|
|
|
|
{
|
|
|
|
putreg32(DEFPRIORITY32, regaddr);
|
|
|
|
}
|
2010-06-06 19:11:15 +02:00
|
|
|
|
|
|
|
/* currents_regs is non-NULL only while processing an interrupt */
|
|
|
|
|
2016-03-09 20:41:48 +01:00
|
|
|
CURRENT_REGS = NULL;
|
2010-06-06 19:11:15 +02:00
|
|
|
|
|
|
|
/* Attach the SVCall and Hard Fault exception handlers. The SVCall
|
|
|
|
* exception is used for performing context switches; The Hard Fault
|
|
|
|
* must also be caught because a SVCall may show up as a Hard Fault
|
|
|
|
* under certain conditions.
|
|
|
|
*/
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
irq_attach(LPC17_40_IRQ_SVCALL, up_svcall, NULL);
|
|
|
|
irq_attach(LPC17_40_IRQ_HARDFAULT, up_hardfault, NULL);
|
2010-06-06 19:11:15 +02:00
|
|
|
|
|
|
|
/* Set the priority of the SVCall interrupt */
|
|
|
|
|
|
|
|
#ifdef CONFIG_ARCH_IRQPRIO
|
2019-07-11 18:50:00 +02:00
|
|
|
/* up_prioritize_irq(LPC17_40_IRQ_PENDSV, NVIC_SYSH_PRIORITY_MIN); */
|
2013-01-22 02:25:40 +01:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_ARMV7M_USEBASEPRI
|
2019-07-11 18:50:00 +02:00
|
|
|
lpc17_40_prioritize_syscall(NVIC_SYSH_SVCALL_PRIORITY);
|
2010-06-06 19:11:15 +02:00
|
|
|
#endif
|
|
|
|
|
2011-04-06 03:51:07 +02:00
|
|
|
/* If the MPU is enabled, then attach and enable the Memory Management
|
|
|
|
* Fault handler.
|
|
|
|
*/
|
|
|
|
|
2015-12-14 20:56:21 +01:00
|
|
|
#ifdef CONFIG_ARM_MPU
|
2019-07-11 18:50:00 +02:00
|
|
|
irq_attach(LPC17_40_IRQ_MEMFAULT, up_memfault, NULL);
|
|
|
|
up_enable_irq(LPC17_40_IRQ_MEMFAULT);
|
2011-04-06 03:51:07 +02:00
|
|
|
#endif
|
|
|
|
|
2010-06-06 19:11:15 +02:00
|
|
|
/* Attach all other processor exceptions (except reset and sys tick) */
|
|
|
|
|
2016-06-11 22:14:08 +02:00
|
|
|
#ifdef CONFIG_DEBUG_FEATURES
|
2019-07-11 18:50:00 +02:00
|
|
|
irq_attach(LPC17_40_IRQ_NMI, lpc17_40_nmi, NULL);
|
2015-12-14 20:56:21 +01:00
|
|
|
#ifndef CONFIG_ARM_MPU
|
2019-07-11 18:50:00 +02:00
|
|
|
irq_attach(LPC17_40_IRQ_MEMFAULT, up_memfault, NULL);
|
2011-04-06 03:51:07 +02:00
|
|
|
#endif
|
2019-07-11 18:50:00 +02:00
|
|
|
irq_attach(LPC17_40_IRQ_BUSFAULT, lpc17_40_busfault, NULL);
|
|
|
|
irq_attach(LPC17_40_IRQ_USAGEFAULT, lpc17_40_usagefault, NULL);
|
|
|
|
irq_attach(LPC17_40_IRQ_PENDSV, lpc17_40_pendsv, NULL);
|
|
|
|
irq_attach(LPC17_40_IRQ_DBGMONITOR, lpc17_40_dbgmonitor, NULL);
|
|
|
|
irq_attach(LPC17_40_IRQ_RESERVED, lpc17_40_reserved, NULL);
|
2010-06-06 19:11:15 +02:00
|
|
|
#endif
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
lpc17_40_dumpnvic("initial", LPC17_40_IRQ_NIRQS);
|
2010-06-06 19:11:15 +02:00
|
|
|
|
|
|
|
/* Initialize logic to support a second level of interrupt decoding for
|
|
|
|
* GPIO pins.
|
|
|
|
*/
|
2013-08-03 16:22:37 +02:00
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
#ifdef CONFIG_LPC17_40_GPIOIRQ
|
|
|
|
lpc17_40_gpioirqinitialize();
|
2010-06-06 19:11:15 +02:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* And finally, enable interrupts */
|
|
|
|
|
2011-02-26 00:05:37 +01:00
|
|
|
#ifndef CONFIG_SUPPRESS_INTERRUPTS
|
2016-02-14 23:54:09 +01:00
|
|
|
up_irq_enable();
|
2010-06-06 19:11:15 +02:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Name: up_disable_irq
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Disable the IRQ specified by 'irq'
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
void up_disable_irq(int irq)
|
|
|
|
{
|
2014-01-15 16:56:30 +01:00
|
|
|
uintptr_t regaddr;
|
2010-06-06 19:11:15 +02:00
|
|
|
uint32_t regval;
|
|
|
|
uint32_t bit;
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
if (lpc17_40_irqinfo(irq, ®addr, &bit, NVIC_CLRENA_OFFSET) == 0)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
2014-01-15 22:26:32 +01:00
|
|
|
/* Modify the appropriate bit in the register to disable the interrupt.
|
|
|
|
* For normal interrupts, we need to set the bit in the associated
|
|
|
|
* Interrupt Clear Enable register. For other exceptions, we need to
|
|
|
|
* clear the bit in the System Handler Control and State Register.
|
2014-01-15 16:56:30 +01:00
|
|
|
*/
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
if (irq >= LPC17_40_IRQ_EXTINT)
|
2014-01-15 16:56:30 +01:00
|
|
|
{
|
2014-01-15 22:26:32 +01:00
|
|
|
putreg32(bit, regaddr);
|
2014-01-15 16:56:30 +01:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
2014-01-15 22:26:32 +01:00
|
|
|
regval = getreg32(regaddr);
|
2014-01-15 16:56:30 +01:00
|
|
|
regval &= ~bit;
|
2014-01-15 22:26:32 +01:00
|
|
|
putreg32(regval, regaddr);
|
2014-01-15 16:56:30 +01:00
|
|
|
}
|
2010-06-06 19:11:15 +02:00
|
|
|
}
|
2019-07-11 18:50:00 +02:00
|
|
|
#ifdef CONFIG_LPC17_40_GPIOIRQ
|
|
|
|
else if (irq >= LPC17_40_VALID_FIRST0L)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
|
|
|
/* Maybe it is a (derived) GPIO IRQ */
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
lpc17_40_gpioirqdisable(irq);
|
2010-06-06 19:11:15 +02:00
|
|
|
}
|
|
|
|
#endif
|
2014-01-15 15:09:19 +01:00
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
lpc17_40_dumpnvic("disable", irq);
|
2010-06-06 19:11:15 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Name: up_enable_irq
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Enable the IRQ specified by 'irq'
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
void up_enable_irq(int irq)
|
|
|
|
{
|
2014-01-15 16:56:30 +01:00
|
|
|
uintptr_t regaddr;
|
2010-06-06 19:11:15 +02:00
|
|
|
uint32_t regval;
|
|
|
|
uint32_t bit;
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
if (lpc17_40_irqinfo(irq, ®addr, &bit, NVIC_ENA_OFFSET) == 0)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
2014-01-15 22:26:32 +01:00
|
|
|
/* Modify the appropriate bit in the register to enable the interrupt.
|
|
|
|
* For normal interrupts, we need to set the bit in the associated
|
|
|
|
* Interrupt Set Enable register. For other exceptions, we need to
|
|
|
|
* set the bit in the System Handler Control and State Register.
|
|
|
|
*/
|
2010-06-06 19:11:15 +02:00
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
if (irq >= LPC17_40_IRQ_EXTINT)
|
2014-01-15 22:26:32 +01:00
|
|
|
{
|
|
|
|
putreg32(bit, regaddr);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
regval = getreg32(regaddr);
|
|
|
|
regval |= bit;
|
|
|
|
putreg32(regval, regaddr);
|
|
|
|
}
|
2010-06-06 19:11:15 +02:00
|
|
|
}
|
2019-07-11 18:50:00 +02:00
|
|
|
#ifdef CONFIG_LPC17_40_GPIOIRQ
|
|
|
|
else if (irq >= LPC17_40_VALID_FIRST0L)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
|
|
|
/* Maybe it is a (derived) GPIO IRQ */
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
lpc17_40_gpioirqenable(irq);
|
2010-06-06 19:11:15 +02:00
|
|
|
}
|
|
|
|
#endif
|
2014-01-15 15:09:19 +01:00
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
lpc17_40_dumpnvic("enable", irq);
|
2010-06-06 19:11:15 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/****************************************************************************
|
2014-01-15 15:09:19 +01:00
|
|
|
* Name: up_ack_irq
|
2010-06-06 19:11:15 +02:00
|
|
|
*
|
|
|
|
* Description:
|
2014-01-15 15:09:19 +01:00
|
|
|
* Acknowledge the IRQ
|
2010-06-06 19:11:15 +02:00
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
2014-01-15 15:09:19 +01:00
|
|
|
void up_ack_irq(int irq)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
2010-11-18 02:36:04 +01:00
|
|
|
#if 0 /* Does not appear to be necessary in most cases */
|
2019-07-11 18:50:00 +02:00
|
|
|
lpc17_40_clrpend(irq);
|
2010-11-18 02:36:04 +01:00
|
|
|
#endif
|
2010-06-06 19:11:15 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
/****************************************************************************
|
|
|
|
* Name: up_prioritize_irq
|
|
|
|
*
|
|
|
|
* Description:
|
|
|
|
* Set the priority of an IRQ.
|
|
|
|
*
|
|
|
|
* Since this API is not supported on all architectures, it should be
|
|
|
|
* avoided in common implementations where possible.
|
|
|
|
*
|
|
|
|
****************************************************************************/
|
|
|
|
|
|
|
|
#ifdef CONFIG_ARCH_IRQPRIO
|
|
|
|
int up_prioritize_irq(int irq, int priority)
|
|
|
|
{
|
|
|
|
uint32_t regaddr;
|
|
|
|
uint32_t regval;
|
|
|
|
int shift;
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
DEBUGASSERT(irq >= LPC17_40_IRQ_MEMFAULT && irq < LPC17_40_IRQ_NIRQS &&
|
2013-01-22 02:25:40 +01:00
|
|
|
(unsigned)priority <= NVIC_SYSH_PRIORITY_MIN);
|
2010-06-06 19:11:15 +02:00
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
if (irq < LPC17_40_IRQ_EXTINT)
|
2010-06-06 19:11:15 +02:00
|
|
|
{
|
2013-01-22 17:09:10 +01:00
|
|
|
/* NVIC_SYSH_PRIORITY() maps {0..15} to one of three priority
|
|
|
|
* registers (0-3 are invalid)
|
|
|
|
*/
|
|
|
|
|
2010-06-06 19:11:15 +02:00
|
|
|
regaddr = NVIC_SYSH_PRIORITY(irq);
|
2013-01-22 17:09:10 +01:00
|
|
|
irq -= 4;
|
2010-06-06 19:11:15 +02:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
2013-01-22 17:09:10 +01:00
|
|
|
/* NVIC_IRQ_PRIORITY() maps {0..} to one of many priority registers */
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
irq -= LPC17_40_IRQ_EXTINT;
|
2010-06-06 19:11:15 +02:00
|
|
|
regaddr = NVIC_IRQ_PRIORITY(irq);
|
|
|
|
}
|
|
|
|
|
|
|
|
regval = getreg32(regaddr);
|
|
|
|
shift = ((irq & 3) << 3);
|
|
|
|
regval &= ~(0xff << shift);
|
|
|
|
regval |= (priority << shift);
|
|
|
|
putreg32(regval, regaddr);
|
|
|
|
|
2019-07-11 18:50:00 +02:00
|
|
|
lpc17_40_dumpnvic("prioritize", irq);
|
2010-06-06 19:11:15 +02:00
|
|
|
return OK;
|
|
|
|
}
|
|
|
|
#endif
|